期刊文献+

一种高增益低功耗CMOS LNA设计 被引量:4

Design on High-gain and Low-power CMOS Low-noise Amplifier
原文传递
导出
摘要 采用TSMC0.18μmCMOS工艺,利用ADS2008软件仿真,设计了一种高增益的CMOS低噪声放大器。与传统的共源共栅结构相比,该电路在晶体管M3的栅源极处并入电容C1,以增加系统抗干扰能力;并在级间引入一并联电感和电容与寄生电容谐振,以提高增益。仿真结果表明,在2.4 GHz工作频率下,该电路的增益大于20 dB,噪声系数小于1 dB,工作电压为1.5 V,功耗小于5 mW,且输入输出阻抗匹配良好。 A low-power CMOS LNA with ADS2008 based on TMSC’s 0.18μm CMOS technology is designed and simulated.Compared with traditional cascade structure,this circuit,with a capacitor C1 inserted between gate and source of transistor,could improve anti-interference ability of the system,while with an inductor and capacitor resonance in inter-stage parasitic capacitor,could improve the system gain.Simulation results indicate that,operating at 2.4GHz,the circuit could achieve a gain of above 20 dB and a noise figure of below 1dB,the power dissipation is below 5mW from 1.5V supply,and the input output impedances match well.
出处 《通信技术》 2011年第4期175-177,共3页 Communications Technology
关键词 CMOS 低噪声放大器 高增益 输入输出阻抗匹配 CMOS low-noise amplifier high-gain input and output impedances match
  • 相关文献

参考文献7

二级参考文献15

共引文献10

同被引文献24

引证文献4

二级引证文献5

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部