期刊文献+

“类整数DCT”变换快速并行算法的硬件实现

Hardware Implementation for Fast and Parallel Algorithm of Variety Integer DCT Transform
下载PDF
导出
摘要 在分析"类整数DCT"变换基生成规则及其优越综合性能的基础上,设计了一种基于硬件流水线的"类整数DCT"变换快速并行算法的硬件结构,用加法和移位操作实现整数乘法。该设计结构简单、运算速度高、易于与微处理器系统接口,类整数DCT变换及其快速硬件流水算法的获得,为进一步降低视频编解码器的复杂度,提供了一个有价值的参考方案。 Analysis of the generated rules and superiority of "variety integer DCT transform radix". In this paper, a hardware structure is designed based on a hardware pipeline for the parallel algorithm of variety integer DCT transform radix, integer multiplication is implemented by using shifting and addition operation. This design has a simple structure, high speed of operation and can easily interface to the microprocessor system, the fast and parallel algorithm of variety integer DCT transform radix supplies a new valuable solution for reducing the complexity of the video coder and decoder.
作者 刘昊 吴君钦
出处 《电视技术》 北大核心 2013年第7期33-35,153,共4页 Video Engineering
关键词 图像编码 整数DCT 去相关 并行算法 硬件结构 image coding integer DCT transform de-correlation parallel algorithm hardware implementation
  • 相关文献

参考文献8

  • 1毕厚杰.新一代视频压缩标准-H.264/AVC[M].北京:人民邮电出版社,2005:5. 被引量:4
  • 2侯兆然..高速率AVS整数变换模块的研究[D].上海大学,2007:
  • 3SU Rui, LIU Guizhong,ZHANG Tongyu. Fast mode decision algorithm for intra prediction in H. 264/AVC with integer transform and adaptive threshold [ C ]//Proc. ICASSP 2006. [ S. l. ] : IEEE Press,2007 : 11-27. 被引量:1
  • 4XIN Jun,VETRO Anthony,SUN Huifang. Converting DCT coefficients to H. 264/AVC transform coefficients [ J ]. Lecture Notes in computer Sci- ence ,2005 (3332) :959-946. 被引量:1
  • 5KORAH R, PER1NBAM J. FPGA implementation of integer transform and quantizer for H. 264 encoder[ J]. Journal of Signal Processing Sys- tems,2008,53 ( 3 ) :261-269. 被引量:1
  • 6WU Janqin,Ll Yanli. A new type of integer DCT transform radix and its rapid algorithm [ C]//Proc. ICEICE 2011. Wuhan, China: [ s. n. ], 2011:1063-1066. 被引量:1
  • 7戴声奎,刘建国,汪国有,祝平平.一种无乘法的整数DCT快速实现方法[J].微电子学与计算机,2008,25(5):11-13. 被引量:8
  • 8郁光珍,郑博,李松亭,赵不贿.H.264/AVC整数DCT变换与量化的FPGA实现[J].电视技术,2011,35(9):20-22. 被引量:3

二级参考文献13

  • 1WIEGAND T, SULLIVAN G J,BJONTEGAARD G, etal. Overview of the H.264/AVC video coding standard [J]. IEEE Trans. Circuits and Systems for Video Technology, 2003,13 (7) : 560-576. 被引量:1
  • 2PURI A, CHEN Xuemin, LUTHRA A. Video coding using the H.264/ MPEG-4 AVC compression standard[EB/OL].[2010-08-31], http:// www-ee.uta.edu/dip/courses/ee5351/h.264spie.pdf. 被引量:1
  • 3KORAH R,PERINBAM J R P. FPGA implementation of integer transform and quantizer for H.264 encoder[J]. Journal of Signal Processing Systems, 2008,53 ( 3 ) : 261-269. 被引量:1
  • 4KORDASIEWICZ R, SHIRANI S. On hardware implementation of DCT and quantization blocks for H.264/AVC [J]. Journal of VLSI Signal Processing, 2007,47 ( 3 ) : 189-199. 被引量:1
  • 5毕厚杰.新一代视频压缩编码标准[M].北京:人民邮电出版社,2004:127-128. 被引量:1
  • 6ZHANG Yun, JIANG Gangyi, YU Mei. Low-complexity quantization for H.264/AVC[J]. Journal of Real-Time Image Processing, 2009,4 ( 1 ) : 3-12. 被引量:1
  • 7Ahrned N, Natarajan T, Rao K R. Discrete cosine transform[J]. IEEE Trans. Comput. , 1974(C- 23) :90 - 93. 被引量:1
  • 8IEEE Standard Specification for the Implementations of 8 × 8 Inverse Discrete Cosine Transform[S]. OPAC, 1990. 被引量:1
  • 9Arai Y, Agui T, Nakajima M. A fast DCT - SQ scheme for irnages[J ]. Trans. IEICE, 1998, E - 71 ( 11 ) : 1095 - 1097. 被引量:1
  • 10Liang Jie, Trac D Tran. Fast multiplierles,s approximations of the DCT with lifting scheme[J]. IEEE Trans. on Sign. Proc., 2001,49(12):3032 - 3044. 被引量:1

共引文献12

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部