期刊文献+

降低系统芯片中跨时钟域设计和验证复杂度的方法 被引量:3

Method for reducing the complexity of clock domain crossing design and its verification in system-on-chips
下载PDF
导出
摘要 在系统芯片设计中,直接采用现有的跨时钟域信号处理方法不仅设计复杂度高而且验证难度大。为了解决这个问题,将跨时钟域设计与功能设计完全分离,在每个通信接口部件中采用独立的、专用的跨时钟域处理模块统一解决跨时钟域信号的传输问题,并通过封装点对点通信接口和合并处理同一方向的跨时钟域信号,将需要处理的跨时钟域信号的数量减少为方向相反的2组。实验结果表明,该方法能够有效降低跨时钟域设计的验证难度和系统芯片的设计复杂度,并且不会明显增加功能部件的传输延迟和面积开销。 Existing methods for clock domain crossing (CDC) design were used directly in a system-on-chip (SoC), which result in high design and verification complexity. To solve this problem, a design method was proposed. It separated CDC design completely from functional design and transmits all the CDC signals in an IP design with the help of an independent and dedicated CDC processing module. It also scaled down the total number of CDC signals to two groups of opposite directions through encapsulating point-to-point communication interface as well as processing CDC signals of the same direction in combination. Experiment results demonstrate that this method is able to sharply reduce the verification complexity of CDC design and also simplify the whole SoC design, without significantly adding to transfer delay or area cost of an IP design.
出处 《通信学报》 EI CSCD 北大核心 2012年第11期151-158,共8页 Journal on Communications
基金 国家高技术研究发展计划("863"计划)基金资助项目(2006AA010202)~~
关键词 系统芯片 跨时钟域设计 验证复杂度 通信接口 system-on-chip clock domain crossing design verification complexity communication interface
  • 相关文献

参考文献20

  • 1BJERREGAARD T, MAHADEVAN S. A survey of research and prac-tices of network-on-chip[J]. ACM Computing Surveys, 2006, 38(1 ): 1-51. 被引量:1
  • 2SALEH R, WILTON S, MIRABBASI S, et al. System-on-chip: reuse and integration[J]. Proceedings of the IEEE, 2006,94(6): 1050-1069. 被引量:1
  • 3TEEHAN P, GREENSTREET M, LEMIEUX G. A survey and tax- onomy of GALS design styles[J]. IEEE Design and Test of Computers 2007, 24(5): 418-428. 被引量:1
  • 4DIKE C, BURTON E. Miller and noise effects in a synchronizing flip-flop[J]. 1EEE Journal of Solid-State Circuits, 1999, 34(6):849-855. 被引量:1
  • 5MESSERSCHMITr D G. Synchronization in digital systems design[J]. IEEE Journal on Selected Areas in Communication, 1990, 4(4): 1404-1419. 被引量:1
  • 6CHELCEA T, STEVEN M, NOWICK. Robust interfaces for mixed-timing systems[J]. IEEE Transactions on Very Large Scale In- tegration (VLSI) Systems, 2004,12(8): 857-873. 被引量:1
  • 7JERRAYA A A, WOLF W. Multiprocessor Systems-on-Chip[M]. San Francisco: Morgan Kaufmann Publishers, 2005. 187-222. 被引量:1
  • 8STEIN M. Crossing the abyss: asynchronous signals in a synchronous world[J]. EDN, 2003.59-69. 被引量:1
  • 9YU M Y, ZHANG Q L, WANG J X, et al. The design of AMBA AHB/VCI wrapper[A]. Proceedings of 5th International Conference on ASIC[C]. Beijing, China,2003. 438-442. 被引量:1
  • 10HWANG Y T, LIN S C. Automatic protocol translation and template based interface synthesis for IP reuse in SoC[A]. IEEE Asia-Pacific Conference on Circuits and Systems[C]. Taiwan, China, 2004. 565-568. 被引量:1

二级参考文献27

  • 1严晓浪,郑飞君,葛海通,杨军.结合二叉判决图和布尔可满足性的等价性验证算法[J].电子学报,2004,32(8):1233-1235. 被引量:8
  • 2Asanovic K, Bodik R et al. The landscape of parallel computing research: A view from Berkeley. University of California, Berkeley, San Francisco, CA, USA: Technical Report UCB/EECS-2006-183, 2006 被引量:1
  • 3Dasu A, Panchanathan S, A survey of media processing approaches. IEEE Transactions on Circuits and Systems for Video Technology, 2002, 12(8): 633-640 被引量:1
  • 4Rathnam S, Slavenburg G. An architecture overview of the programmable multimedia processor: TM-1//Proceedings of the Compcon' 96, Technologies for the Information Superhighway Digest of Papers. Santa Clara, CA, USA, 1996:319-326 被引量:1
  • 5Kgil T, Roberts D, Mudge T. Improving NAND flash based disk caches//Proceedings of the 35th Internal Symposium on Computer Architecture. Beijing, China, 2008:327-338 被引量:1
  • 6Trainor M. Overcoming disk drive access bottlenecks with Intel robson technology. Intel Technology Magazine, 2006, 4(9) : 9-11 被引量:1
  • 7Stevens C E. At attachment 8-ATA/ATAPI command set (ATAS-ACS). T13 Technical Committee, United States: AT Attachment-8: D1699rlc-ATA8-ACS, 2007 被引量:1
  • 8Chen F, Jiang S, Zhang X. SmartSaver: Turning flash drive into a disk energy saver for mobile computers//Proceedings of the Low Power Electronics and Design. Tegernsee, Germany, 2006:412-417 被引量:1
  • 9Kgil T, Mudge T. FlashCache: A NAND flash memory file cache for low power web servers//Proceedings of the 2006 International Conference on Compilers, Architecture and Synthesis for Embedded Systems. Seoul, Korea, 2006: 103- 112 被引量:1
  • 10Kim Y J, Kwon K T, Kim J. Energy-efficient file placement techniques for heterogeneous mobile storage systems//Proceedings of the 6th ACM & IEEE International Conference on Embedded Software. Seouh Korea, 2006:171-177 被引量:1

共引文献10

同被引文献17

引证文献3

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部