期刊文献+

DSP中指令Cache的低功耗设计 被引量:1

Low power instruction Cache design
下载PDF
导出
摘要 设计了一种低功耗指令Cache:通过在CPU与一级指令Cache之间加入Line Buffer,来减少CPU对指令Cache的访问次数,从而降低指令Cache的功耗。此外在Line Buffer控制器中添加了重装控制单元,当指令Cache发生缺失时,能将片外存储单元中的指令直接送给CPU,从而最大限度地减少由于Cache缺失所引起CPU取指的延迟。经验证,该设计在降低功耗的同时,还提升了指令Cache的性能。 This paper designs a low power instruction Cache by adding a Line Buffer between CPU and instruction Cache to reduce the on-chip cache memory access activities, consequently it decreases the energy consumption of the Cache memory.What's more,it also minimizes the Cache miss penalty by adding refill engine to the Line Buffer.Simulation results show that the design can not only reduce the power consumption but also improve the instruction Cache performance.
出处 《计算机工程与应用》 CSCD 北大核心 2011年第32期82-86,共5页 Computer Engineering and Applications
基金 核高基项目(No.2009ZX01034-001-002-003)
关键词 CACHE LINE BUFFER 低功耗 重装控制单元 Cache Line Buffer low power refill engine
  • 相关文献

参考文献10

  • 1夏宏,苏林萍.Cache低功耗技术研究[J].计算机工程与应用,2005,41(23):118-120. 被引量:4
  • 2Montannaro J,Witek R T,Anne K, et al.A 160MHz 32b 0.5w CMOS RISC microprocessor[J].IEEE Journal of Solid-State Cir- cuits, 1996,31 (11) : 1703-1714. 被引量:1
  • 3Cho S, Jung W, Kim Y, et al.A low-power cache design for CalmRISC~-based systems[C]//Proc 2001 International Confer- ence on Computer Design,2001 : 394-399. 被引量:1
  • 4郑伟,姚庆栋,张明,刘鹏,张子男,周莉,李东晓.一种低功耗Cache设计技术的研究[J].电路与系统学报,2004,9(5):21-24. 被引量:5
  • 5Ali K, Aboelaze M,Datta S.Predictive line buffer:a fast, energy efficient cache architecture[C]//Proc IEEE Southeast Conf,2006: 291-295. 被引量:1
  • 6Ali K,Aboelaze M,Datta S.Energy efficient i-cache using multi- ple line buffers with prediction[J].IET Computers & Digital Techniques, 2008,2 ( 5 ) : 355 -369. 被引量:1
  • 7PattersonDA,HermessyJL_计算机组成与设计一硬件与软件接口[M].北京:机械工业出版社,2008. 被引量:1
  • 8HennessyJL,PattersonDA.计算机系统结构一量化研究方法[M].北京:电子工业出版社,2004. 被引量:1
  • 9江喜平,高德远,张盛兵,王晶.CISC中混合Cache的优化设计[J].计算机工程与应用,2006,42(10):109-111. 被引量:3
  • 10Kim C H,Chung S W,Jhon C S.PP-cache:a partitioned power- aware instruction cache architecture[J].Microprocessors and Mi- erosystems, 2006,30 (5) : 268-279. 被引量:1

二级参考文献20

  • 1R Gonzalez,M Horowitz.Energy dissipation in general purpose microprocessor[J].IEEE Journal of Solid State Circuits, 1996;31 (9) : 1277- 1284. 被引量:1
  • 2N Vijaykrishnan,M Kandemir,M Irwin et al.Energy-driven integrated hardware-software optimization using SimplePower[C].In :Proc of the 27th Int Symp on Computer Architecture,2000:06. 被引量:1
  • 3D Brooks,V Tiwari,M Martonosi.Wattch :A framework for architectural- level power analysis and optimizations[C].In:Proceedings of the 27th Annual International Symposium on Computer Architecture,2000-06: 83-94. 被引量:1
  • 4JH Edmondson et al.Internal organization of the Alpha 21164,a 300 -MHz 64-bit quad-issue CMOS RISC microprocessor[J].Digital Technical Journal, 1995 ;7( 1 ). 被引量:1
  • 5Se-Hyun Yang,Michael D Powell,Babak Falsafi et al.Exploiting Choice in Resizable Cache Design to Optimize Deep-Submicron Processor Energy-Delay[C].In:PROCEEDINGS OF THE 8TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECT- URE. 被引量:1
  • 6Nam Sung Kim,Todd Austin,Trevor Mudge.Low-Energy Data Cache Using Sign Compression and Cache Line Bisection. 被引量:1
  • 7Wilson Kenneth M, Olukotun Kunle. High Bandwidth On-Chip Cache Design [J]. IEEE Tran. on Computers, 2001-04, 50(4): 292-307. 被引量:1
  • 8Cho Sangyeun, Jung Wooyoung, et al. A Low-Power Cache Design for Calm RISCTM-Based Systems [A]. Proc. of 2001 Int'l Conference on Computer Design [C]. 2001-09-23. 394-399. 被引量:1
  • 9Kamble M B, Ghose K. Analytical Energy Dissipation Models for Low Power Caches [A]. Proc. of the Int'l Symp. On Low Power Electronics and Design [C]. 1997-08.143-148. 被引量:1
  • 10Park G H, Lee K W, Lee J S, et al. A Low-Power Cache System for Embedded Processors [A]. Proc. 43rd IEEE Midwest Symp. On Circuits and Systems [C]. 2000-08. 316-319. 被引量:1

共引文献9

同被引文献4

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部