期刊文献+

VelociTI结构浮点DSPs寄存器堆读写的流水线设计 被引量:1

Pipeline Design for Reading and Writing of Register File of DSPs Based on VelociTI Architecture
下载PDF
导出
摘要 研究了VelociTI结构浮点数字信号处理器寄存器堆的流水线读写原理并提出了一种设计方法。该方法对单操作数双精度浮点指令采用2个32位数据通路用1个流水线周期读取源操作数,双操作数双精度浮点指令采用锁定译码单元,利用若干流水线周期读取源操作数。采用写控制向量的方法实现了流水线多个周期执行写操作。该方法正确实现了基于IEEE754标准的双精度浮点数据在寄存器堆与功能单元之间的32位数据通路上的传输,仿真结果验证了其正确性。 Principle of reading and writing of register file of digital signal processor based on VelociTI architecture is studied and one design method is proposed. Reading of single operand double precision floating point instructions is accomplished by using two 32 bits data path in one pipeline cycle. For two-operand double precision floating point instructions, decode unit is locked until all operands are accessed. Writing control signal vector is adopted for writing. Double precision floating point data based on IEEE754 standard can be accessed with 32 bits data path by using this method. The correctness is conformed by simulation results.
出处 《计算机工程》 CAS CSCD 北大核心 2007年第21期237-239,共3页 Computer Engineering
基金 国家部委预研基金资助项目(200205)
关键词 VelociTI结构 流水线 寄存器堆 浮点数据 VelociTI architecture pipeline register file floating point data
  • 相关文献

参考文献4

二级参考文献16

  • 1Thatte S M, Abraham J A. Test generation of microprocessors [J]. IEEE Transactions on Computers, 1980, C-29(6):429-441. 被引量:1
  • 2Brahme D, Abraham Jacob A. Functional testing of micro-processors[J]. IEEE Transactions on Computers, 1984, C-33(6):475-485. 被引量:1
  • 3闵应骅 HuSYH.微处理机的功能测试[J].应用科学学报,1984,2(2):162-169. 被引量:1
  • 4A J van de Goor, Verhallen T J W. Functional testing of current microprocessors (applied to the Intel i860TM)[C]. In: International Test Conference, 1992, 684-659. 被引量:1
  • 5Lee David C, Siewiorek Daniel P. Functional test generation for pipelined computer implementations [C]. In: Fault Tolerance Computing Symposium, 1991: 60-67. 被引量:1
  • 6Iwashita H, Kowatari S, Nakata T, Hirose F. Automatic test pattern generation for pipelined processors[C]. In: International Conference on Computer-Aided Design, 1994: 580-583. 被引量:1
  • 7Myers G J, Budde D L. The 80960 microprocessor architecture[M]. New York: John Wiley and Sons, Inc. , 1988. 被引量:1
  • 8Rabaey J M. Digital integrated circuits a design perspective[M]. EngleWood, NJ: Prentice Hall, 1996. 被引量:2
  • 9苏涛 吴顺君 李真芳.高性能DSP与高速实时信号处理[M].西安:西安电子科技大学出版社,2001.. 被引量:2
  • 10Texus Instruments Incorporated. TMS320C620x /TMS320C6701 DMA and CPU: Data access perfor-mances[EB/OL].http:∥focus.ti.com/lit/an/spra614a/spra614a.pdf, 2000-08-04/2004-01-04. 被引量:2

共引文献6

同被引文献10

引证文献1

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部