期刊文献+

2.5Gb/s 0.18μm CMOS Clock and Data Recovery Circuit 被引量:2

2.5Gb/s 0.18μm CMOS时钟数据恢复电路(英文)
下载PDF
导出
摘要 A 2.5Gb/s clock and data recovery (CDR) circuit is designed and realized in TSMC's standard 0.18/μm CMOS process. The clock recovery is based on a PLL. For phase noise optimization,a dynamic phase and frequency detector (PFD) is used in the PLL. The rms jitter of the recovered 2.5GHz clock is 2.4ps and the SSB phase noise is - 111dBc/Hz at 10kHz offset. The rms jitter of the recovered 2.5Gb/s data is 3.3ps. The power consumption is 120mW. 采用TSMC公司标准的0.18μm CMOS工艺,设计并实现了一个全集成的2.5Gb/s时钟数据恢复电路.时钟恢复由一个锁相环实现.通过使用一个动态的鉴频鉴相器,优化了相位噪声性能.恢复出2.5GHz时钟信号的均方抖动为2.4ps,单边带相位噪声在10kHz频偏处为-111dBc/Hz.恢复出2.5Gb/s数据的均方抖动为3.3ps.芯片的功耗仅为120mW.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第4期537-541,共5页 半导体学报(英文版)
关键词 clock recovery data recovery phase locked loop dynamic phase and frequency detector 时钟恢复 数据恢复 锁相环 动态鉴频鉴相器
  • 相关文献

参考文献8

  • 1German G.2.488Gb/s silicon bipolar clock and data recovery IC for SONET (OC-48).IEEE Custom Integrated Circuits Conference,1998:575 被引量:1
  • 2Pottbacker A.A Si bipolar phase and frequency detector IC for clock extraction up to 8Gb/s.IEEE J Solid-State Circuits,1992,27(12):1747 被引量:1
  • 3Patrik L.An offset-cancelled CMOS clock recovery/demux/with a half-rate linear phase detector for 2.5Gb/s optical communication.Dig Tech Pap IEEE Int Solid-State Circuit Conference,2001:74 被引量:1
  • 4Chen Yingmei.2.5Gb/s monolithic IC of clock recovery,data decision,and 1:4 demultiplexer.Chinese Journal of Semiconductors,2005,26 (8):1532 被引量:1
  • 5Wang Huan.A 2.488Gb/s clock and data recovery circuit in 0.35μm CMOS.Journal of Southeast University,2006,22(2):143 被引量:1
  • 6Lee J.Analysis and modeling of bang-bang clock and data recovery circuits.IEEE J Solid-State Circuits,2004,39 (9):1571 被引量:1
  • 7Lee S J.A novel high-speed ring oscillator for multiphase clock generation using negative skewed delay scheme.IEEE J Solid-State Circuits,1997,32(2):289 被引量:1
  • 8Andrea P.A low-power clock and data recovery circuit for 2.5Gb/s SDH receivers.Proc of International Symposium on Low Power Electronics and Design,2000:67 被引量:1

同被引文献17

引证文献2

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部