期刊文献+

2.5Gb/s Monolithic IC of Clock Recovery,Data Decision,and 1∶4 Demultiplexer 被引量:2

2.5Gb/s单片时钟恢复数据判决与1∶4分接集成电路的设计(英文)
下载PDF
导出
摘要 A high integrated monolithic IC, with functions of clock recovery, data decision, and 1 : 4 demultiplexer,is implemented in 0.25μm CMOS process for 2.5Gb/s fiber-optic communications. The recovered and frequency divided 625MHz clock has a phase noise of -106.26dBc/Hz at 100kHz offset in response to a 2.5Gb/s PRBS input data (2^31-1). The 2.5Gb/s PRBS data are demultiplexed to four 625Mb/s data. The 0.97mm× 0.97mm IC consumes 550mW under a single 3.3V power supply (not including output buffers). 用0.25μmCMOS工艺实现一个复杂的高集成度的2.5Gb/s单片时钟数据恢复与1∶4分接集成电路.对应于2.5Gb/s的PRBS数据(231-1),恢复并分频后的625MHz时钟的相位噪声为-106.26dBc/Hz@100kHz,同时2.5Gb/s的PRBS数据分接出4路625Mb/s数据.芯片面积仅为0.97mm×0.97mm,电源电压3.3V时核心功耗为550mW.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第8期1532-1536,共5页 半导体学报(英文版)
基金 国家高技术研究发展计划资助项目(批准号:2002AA312230)~~
关键词 optical transmission systems clock recovery circuits data decision 1 4 demultiplexer charge pump phase-locked loops 光纤传输系统 时钟恢复电路 数据判决 1:4分接 电荷泵锁相环
  • 相关文献

参考文献4

  • 1Yang Fenglin, Zhang Zhaofeng, Li Baoqi, et al. A 4. 8GHz CMOS fully integrated LC balanced oscillator with symmetrical noise filter technique and large tuning range. Chinese Journal of Semiconductors,2001,22(5): 529 被引量:1
  • 2Behzad Razavi. Design of high-speed circuits for optical communication systems. IEEE Conference on Custom Integrated Circuits, 2001: 315 被引量:1
  • 3Jügen Hauenschild,et al. A 10Gb/s BiCMOS clock and data recovering 1: 4-demultiplexer in a standard plastic package with external VCO. ISSCC, 1996: FP12.5 被引量:1
  • 4Jonathan E Rogers,John R Long. A 10Gb/s CDR/DEMUX with LC delay line VCO in 0. 18μm CMOS. IEEE J SolidState Circuits,2002,37(12) :1781 被引量:1

同被引文献14

  • 1王欢,王志功,冯军,熊明珍,章丽.2.488 Gbit/s clock and data recovery circuit in 0.35 μm CMOS[J].Journal of Southeast University(English Edition),2006,22(2):143-147. 被引量:1
  • 2刘永旺,王志功,李伟.2.5Gb/s 0.18μm CMOS Clock and Data Recovery Circuit[J].Journal of Semiconductors,2007,28(4):537-541. 被引量:2
  • 3[美]Budruk R,Anderson D,Shanley T.PCI Express系统体系结构标准教材[M].田玉敏,王崧,张波译.北京:北京电子工业出版社,2005. 被引量:1
  • 4PCI Express Base Specifications Revision 1.0a[S]. PCI SIG, 2003. 被引量:1
  • 5Ramezani M. Gigabit Per Second Clock and Data Recovery Circuits for Local Area Networks[D]. University of Toronto, 2004. 被引量:1
  • 6Razavi B. Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design[M]. New York: IEEE Press, 1996. 被引量:1
  • 7Rogers J E,Long J R.A10Gb/s CDR/DEMUX with LC delay line VCO in0.18μm CMOS. IEEE Journal of Solid State Circuits . 2002 被引量:1
  • 8Walker R C.Designing bang-bang PLLs for clock and data recovery in serial data transmission systems. Phase-Locking in High Performance Systems:From Devices to Ar-chitectures . 2003 被引量:1
  • 9Razavi B.Design of integrated circuits for optical commu-nications. . 2003 被引量:1
  • 10Gutierrez G,Shyang K.Unaided 2.5 Gb/s silicon bipolar clock and data recovery IC. IEEE Radio Frequency Integrated Circuits Symposium RFIC Digest of Technical Papers . 1998 被引量:1

引证文献2

二级引证文献4

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部