期刊文献+

基于SoC设计的软硬件协同验证方法学 被引量:7

Methodology of SoC Design using Hardware/Software Co-simulation
下载PDF
导出
摘要 文章介绍了软硬件协同验证方法学及其验证流程。在软件方面,采用了一套完整的软件编译调试仿真工具链,它包括处理器的仿真虚拟原型和基本的汇编、链接、调试器;在硬件方面,对软件调试好的应用程序进行RTL仿真、综合,并最终在SoC设计的硬件映像加速器(FPGA)上实现并验证。 This paper presents a hardware/software co-simulation framework enabling fast prototyping in system-onchip designs. On the software side, a complete tool suite consisting of fast compiled processor simulator, assembler, linker and debugger are used to debug the software design. On the hardware side, Real software execution is implemented as the event driver in a testhench and continued on a fast prototype to increase simulation speed and hardware functional validity.
出处 《微电子学与计算机》 CSCD 北大核心 2006年第6期24-26,共3页 Microelectronics & Computer
关键词 软硬件协同验证 FPGA综合 HW/SW co-simulation, FPGA synthesis
  • 相关文献

参考文献4

  • 1R Camposano.Automating system implementation from system specification.Talk at Synopsys University Day Towards System on Silicon,Aachen,Oct.1997 被引量:1
  • 2Stefan Sjoholm,Lennart Lindh.The need for Co-simulation in ASIC-verification.Euromicro Conference,Budapest,Hungary,Sep.1997 被引量:1
  • 3T Grotker,S Liao,G Martin,et al.System design with system.Kluwer,2002 被引量:1
  • 4I Bolsens,H De Man,B Lin,et al.Hardware-software codesign of Digital Telecommunication Systems.Proceedings of the IEEE,March 1997,85(3) 被引量:1

同被引文献35

引证文献7

二级引证文献9

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部