We present an input/output block (lOB) array used in the radiation-hardened SRAM-based field- programmable gate array (FPGA) VS1000, which is designed and fabricated with a 0.5 μm partially depleted silicon-on-in...We present an input/output block (lOB) array used in the radiation-hardened SRAM-based field- programmable gate array (FPGA) VS1000, which is designed and fabricated with a 0.5 μm partially depleted silicon-on-insulator (SOI) logic process at the CETC 58th Institute. Corresponding with the characteristics of the FPGA, each IOB includes a local routing pool and two IO cells composed of a signal path circuit, configurable input/output buffers and an ESD protection network. A boundary-scan path circuit can be used between the pro- grammable buffers and the input/output circuit or as a transparent circuit when the IOB is applied in different modes. Programmable IO buffers can be used at TTL/CMOS standard levels. The local routing pool enhances the flexibility and routability of the connection between the IOB array and the core logic. Radiation-hardened designs, including A-type and H-type body-tied transistors and special D-type registers, improve the anti-radiation performance. The ESD protection network, which provides a high-impulse discharge path on a pad, prevents the breakdown of the core logic caused by the immense current. These design strategies facilitate the design of FPGAs with different ca- pacities or architectures to form a series of FPGAs. The functionality and performance of the IOB array is proved after a functional test. The radiation test indicates that the proposed VS 1000 chip with an IOB array has a total dose tolerance of 100 krad(Si), a dose survivability rate of 1.5 × 10^11 rad(Si)/s, and a neutron fluence immunity of 1×10^14 n/cm2.展开更多
We present a novel programming circuit used in our radiation-hardened field programmable gate array (FPGA) chip.This circuit provides the ability to write user-defined configuration data into an FPGA and then read i...We present a novel programming circuit used in our radiation-hardened field programmable gate array (FPGA) chip.This circuit provides the ability to write user-defined configuration data into an FPGA and then read it back.The proposed circuit adopts the direct-access programming point scheme instead of the typical long token shift register chain.It not only saves area but also provides more flexible configuration operations.By configuring the proposed partial configuration control register,our smallest configuration section can be conveniently configured as a single data and a flexible partial configuration can be easily implemented.The hierarchical simulation scheme, optimization of the critical path and the elaborate layout plan make this circuit work well.Also,the radiation hardened by design programming point is introduced.This circuit has been implemented in a static random access memory(SRAM)-based FPGA fabricated by a 0.5μm partial-depletion silicon-on-insulator CMOS process.The function test results of the fabricated chip indicate that this programming circuit successfully realizes the desired functions in the configuration and read-back.Moreover,the radiation test results indicate that the programming circuit has total dose tolerance of 1×10~5 rad(Si),dose rate survivability of 1.5×10^(11) rad(Si)/s and neutron fluence immunity of 1×10^(14) n/cm^2.展开更多
Partial-depleted SOI(silicon on insulator) nMOS devices are fabricated with and without silicide technology,respectively.Off-state breakdown characteristics of these devices are presented with and without body contact...Partial-depleted SOI(silicon on insulator) nMOS devices are fabricated with and without silicide technology,respectively.Off-state breakdown characteristics of these devices are presented with and without body contact,respectively.By means of two-dimension(2D) device simulation and measuring junction breakdown of the drain and the body,the difference and limitation of the breakdown characteristics of devices with two technologies are analyzed and explained in details.Based on this,a method is proposed to improve off-state breakdown characteristics of PDSOI nMOS devices.展开更多
A radiation-hardened SRAM-based field programmable gate array VS1000 is designed and fabricated with a 0.5μm partial-depletion silicon-on-insulator logic process at the CETC 58th Institute.The new logic cell (LC),w...A radiation-hardened SRAM-based field programmable gate array VS1000 is designed and fabricated with a 0.5μm partial-depletion silicon-on-insulator logic process at the CETC 58th Institute.The new logic cell (LC),with a multi-mode based on 3-input look-up-table(LUT),increases logic density about 12%compared to a traditional 4-input LUT.The logic block(LB),consisting of 2 LCs,can be used in two functional modes:LUT mode and distributed read access memory mode.The hierarchical routing channel block and switch block can significantly improve the flexibility and routability of the routing resource.The VS1000 uses a CQFP208 package and contains 392 reconfigurable LCs,112 reconfigurable user I/Os and IEEE 1149.1 compatible with boundary-scan logic for testing and programming.The function test results indicate that the hardware and software cooperate successfully and the VS1000 works correctly.Moreover,the radiation test results indicate that the VS1000 chip has total dose tolerance of 100 krad(Si),a dose rate survivability of 1.5×10^(11)rad(Si)/s and a neutron fluence immunity of 1×10^(14) n/cm^2.展开更多
针对辐射前后环栅与条栅结构部分耗尽绝缘体上硅(SOI,Silicon On Insula-tor)器件关态电流的变化展开实验,研究结果表明辐射诱使关态电流增加主要取决于侧壁泄漏电流、背栅寄生晶体管导通、带-带隧穿与背栅泄漏电流的耦合效应.在条栅结...针对辐射前后环栅与条栅结构部分耗尽绝缘体上硅(SOI,Silicon On Insula-tor)器件关态电流的变化展开实验,研究结果表明辐射诱使关态电流增加主要取决于侧壁泄漏电流、背栅寄生晶体管导通、带-带隧穿与背栅泄漏电流的耦合效应.在条栅结构器件中,辐射诱生场氧化层固定电荷将使得器件侧壁泄漏电流增加,器件前、背栅关态电流随总剂量变化明显;在环栅结构器件中,辐射诱使背栅晶体管开启将使得前栅器件关态电流变大,而带-带隧穿与背栅泄漏电流的耦合效应将使得器件关态电流随前栅电压减小而迅速增加.基于以上结果,可通过改良版图结构以提高SOI器件的抗总剂量电离辐射能力.展开更多
In this paper, we investigate the single event transient (SET) occurring in partially depleted silicon-on-insulator (PDSOI) metal-oxide-semiconductor (MOS) devices irradiated by pulsed laser beams. Transient sig...In this paper, we investigate the single event transient (SET) occurring in partially depleted silicon-on-insulator (PDSOI) metal-oxide-semiconductor (MOS) devices irradiated by pulsed laser beams. Transient signal characteristics of a 0.18-p.m single MOS device, such as SET pulse width, pulse maximum, and collected charge, are measured and an- alyzed at wafer level. We analyze in detail the influences of supply voltage and pulse energy on the SET characteristics of the device under test (DUT). The dependences of SET characteristics on drain-induced barrier lowering (DIBL) and the parasitic bipolar junction transistor (PBJT) are also discussed. These results provide a guide for radiation-hardened deep sub-micrometer PDSOI technology for space electronics applications.展开更多
As SOI-CMOS technology nodes reach the tens ofnanometer regime, body-contacts become more and more ineffective to suppress the floating body effect. In this paper, self-bias effect as the cause for this failure is ana...As SOI-CMOS technology nodes reach the tens ofnanometer regime, body-contacts become more and more ineffective to suppress the floating body effect. In this paper, self-bias effect as the cause for this failure is analyzed and discussed in depth with respect to different structures and conditions. Other alternative approaches to suppressing the floating body effect are also introduced and discussed.展开更多
we investigate the effects of 60^Co γ-ray irradiation on the 130 nm partially-depleted silicon-on-isolator (PDSOI) input/output (I/O) n-MOSFETs. A shallow trench isolation (STI) parasitic transistor is responsi...we investigate the effects of 60^Co γ-ray irradiation on the 130 nm partially-depleted silicon-on-isolator (PDSOI) input/output (I/O) n-MOSFETs. A shallow trench isolation (STI) parasitic transistor is responsible for the observed hump in the back-gate transfer characteristic curve. The STI parasitic transistor, in which the trench oxide acts as the gate oxide, is sensitive to the radiation, and it introduces a new way to characterize the total ionizing dose (TID) responses in the STI oxide. A radiation enhanced drain induced barrier lower (DIBL) effect is observed in the STI parasitic transistor. It is manifested as the drain bias dependence of the radiation-induced off-state leakage and the increase of the DIBL parameter in the STI parasitic transistor after irradiation. Increasing the doping concentration in the whole body region or just near the STI sidewall can increase the threshold voltage of the STI parasitic transistor, and further reduce the radiation-induced off-state leakage. Moreover, we find that the radiation-induced trapped charge in the buried oxide leads to an obvious front-gate threshold voltage shift through the coupling effect. The high doping concentration in the body can effectively suppress the radiation-induced coupling effect.展开更多
文摘We present an input/output block (lOB) array used in the radiation-hardened SRAM-based field- programmable gate array (FPGA) VS1000, which is designed and fabricated with a 0.5 μm partially depleted silicon-on-insulator (SOI) logic process at the CETC 58th Institute. Corresponding with the characteristics of the FPGA, each IOB includes a local routing pool and two IO cells composed of a signal path circuit, configurable input/output buffers and an ESD protection network. A boundary-scan path circuit can be used between the pro- grammable buffers and the input/output circuit or as a transparent circuit when the IOB is applied in different modes. Programmable IO buffers can be used at TTL/CMOS standard levels. The local routing pool enhances the flexibility and routability of the connection between the IOB array and the core logic. Radiation-hardened designs, including A-type and H-type body-tied transistors and special D-type registers, improve the anti-radiation performance. The ESD protection network, which provides a high-impulse discharge path on a pad, prevents the breakdown of the core logic caused by the immense current. These design strategies facilitate the design of FPGAs with different ca- pacities or architectures to form a series of FPGAs. The functionality and performance of the IOB array is proved after a functional test. The radiation test indicates that the proposed VS 1000 chip with an IOB array has a total dose tolerance of 100 krad(Si), a dose survivability rate of 1.5 × 10^11 rad(Si)/s, and a neutron fluence immunity of 1×10^14 n/cm2.
文摘We present a novel programming circuit used in our radiation-hardened field programmable gate array (FPGA) chip.This circuit provides the ability to write user-defined configuration data into an FPGA and then read it back.The proposed circuit adopts the direct-access programming point scheme instead of the typical long token shift register chain.It not only saves area but also provides more flexible configuration operations.By configuring the proposed partial configuration control register,our smallest configuration section can be conveniently configured as a single data and a flexible partial configuration can be easily implemented.The hierarchical simulation scheme, optimization of the critical path and the elaborate layout plan make this circuit work well.Also,the radiation hardened by design programming point is introduced.This circuit has been implemented in a static random access memory(SRAM)-based FPGA fabricated by a 0.5μm partial-depletion silicon-on-insulator CMOS process.The function test results of the fabricated chip indicate that this programming circuit successfully realizes the desired functions in the configuration and read-back.Moreover,the radiation test results indicate that the programming circuit has total dose tolerance of 1×10~5 rad(Si),dose rate survivability of 1.5×10^(11) rad(Si)/s and neutron fluence immunity of 1×10^(14) n/cm^2.
文摘Partial-depleted SOI(silicon on insulator) nMOS devices are fabricated with and without silicide technology,respectively.Off-state breakdown characteristics of these devices are presented with and without body contact,respectively.By means of two-dimension(2D) device simulation and measuring junction breakdown of the drain and the body,the difference and limitation of the breakdown characteristics of devices with two technologies are analyzed and explained in details.Based on this,a method is proposed to improve off-state breakdown characteristics of PDSOI nMOS devices.
文摘A radiation-hardened SRAM-based field programmable gate array VS1000 is designed and fabricated with a 0.5μm partial-depletion silicon-on-insulator logic process at the CETC 58th Institute.The new logic cell (LC),with a multi-mode based on 3-input look-up-table(LUT),increases logic density about 12%compared to a traditional 4-input LUT.The logic block(LB),consisting of 2 LCs,can be used in two functional modes:LUT mode and distributed read access memory mode.The hierarchical routing channel block and switch block can significantly improve the flexibility and routability of the routing resource.The VS1000 uses a CQFP208 package and contains 392 reconfigurable LCs,112 reconfigurable user I/Os and IEEE 1149.1 compatible with boundary-scan logic for testing and programming.The function test results indicate that the hardware and software cooperate successfully and the VS1000 works correctly.Moreover,the radiation test results indicate that the VS1000 chip has total dose tolerance of 100 krad(Si),a dose rate survivability of 1.5×10^(11)rad(Si)/s and a neutron fluence immunity of 1×10^(14) n/cm^2.
文摘针对辐射前后环栅与条栅结构部分耗尽绝缘体上硅(SOI,Silicon On Insula-tor)器件关态电流的变化展开实验,研究结果表明辐射诱使关态电流增加主要取决于侧壁泄漏电流、背栅寄生晶体管导通、带-带隧穿与背栅泄漏电流的耦合效应.在条栅结构器件中,辐射诱生场氧化层固定电荷将使得器件侧壁泄漏电流增加,器件前、背栅关态电流随总剂量变化明显;在环栅结构器件中,辐射诱使背栅晶体管开启将使得前栅器件关态电流变大,而带-带隧穿与背栅泄漏电流的耦合效应将使得器件关态电流随前栅电压减小而迅速增加.基于以上结果,可通过改良版图结构以提高SOI器件的抗总剂量电离辐射能力.
文摘In this paper, we investigate the single event transient (SET) occurring in partially depleted silicon-on-insulator (PDSOI) metal-oxide-semiconductor (MOS) devices irradiated by pulsed laser beams. Transient signal characteristics of a 0.18-p.m single MOS device, such as SET pulse width, pulse maximum, and collected charge, are measured and an- alyzed at wafer level. We analyze in detail the influences of supply voltage and pulse energy on the SET characteristics of the device under test (DUT). The dependences of SET characteristics on drain-induced barrier lowering (DIBL) and the parasitic bipolar junction transistor (PBJT) are also discussed. These results provide a guide for radiation-hardened deep sub-micrometer PDSOI technology for space electronics applications.
文摘As SOI-CMOS technology nodes reach the tens ofnanometer regime, body-contacts become more and more ineffective to suppress the floating body effect. In this paper, self-bias effect as the cause for this failure is analyzed and discussed in depth with respect to different structures and conditions. Other alternative approaches to suppressing the floating body effect are also introduced and discussed.
基金supported by the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory,China(Grant No.ZHD201205)the National Natural Science Foundation of China(Grant No.61106103)
文摘we investigate the effects of 60^Co γ-ray irradiation on the 130 nm partially-depleted silicon-on-isolator (PDSOI) input/output (I/O) n-MOSFETs. A shallow trench isolation (STI) parasitic transistor is responsible for the observed hump in the back-gate transfer characteristic curve. The STI parasitic transistor, in which the trench oxide acts as the gate oxide, is sensitive to the radiation, and it introduces a new way to characterize the total ionizing dose (TID) responses in the STI oxide. A radiation enhanced drain induced barrier lower (DIBL) effect is observed in the STI parasitic transistor. It is manifested as the drain bias dependence of the radiation-induced off-state leakage and the increase of the DIBL parameter in the STI parasitic transistor after irradiation. Increasing the doping concentration in the whole body region or just near the STI sidewall can increase the threshold voltage of the STI parasitic transistor, and further reduce the radiation-induced off-state leakage. Moreover, we find that the radiation-induced trapped charge in the buried oxide leads to an obvious front-gate threshold voltage shift through the coupling effect. The high doping concentration in the body can effectively suppress the radiation-induced coupling effect.