期刊文献+
共找到4篇文章
< 1 >
每页显示 20 50 100
A 220–1100 MHz low phase-noise frequency synthesizer with wide-band VCO and selectable I/Q divider
1
作者 陈华 龚任杰 +4 位作者 程序 张玉琳 高众 郭桂良 阎跃鹏 《Journal of Semiconductors》 EI CAS CSCD 2014年第12期83-93,共11页
This paper presents a low phase-noise fractional-N frequency synthesizer which provides an inphase/quadrature-phase(I/Q) signal over a frequency range of 220–1100 MHz for wireless networks of industrial automation... This paper presents a low phase-noise fractional-N frequency synthesizer which provides an inphase/quadrature-phase(I/Q) signal over a frequency range of 220–1100 MHz for wireless networks of industrial automation(WIA) applications. Two techniques are proposed to achieve the wide range. First, a 1.4–2.2 GHz ultralow gain voltage-controlled oscillator(VCO) is adopted by using 128 tuning curves. Second, a selectable I/Q divider is employed to divide the VCO frequency by 2 or 3 or 4 or 6. Besides, a phase-switching prescaler is proposed to lower PLL phase noise, a self-calibrated charge pump is used to suppress spur, and a detect-boosting phase frequency detector is adopted to shorten settling time. With a 200 k Hz loop bandwidth, lowest measured phase noise is 106 dBc/Hz at a 10 k Hz offset and 131 dBc/Hz at a 1 MHz offset. Fabricated in the TSMC 0.18 μm CMOS process, the synthesizer occupies a chip area of 1.2 mm^2, consumes only 15 m W from the 1.8 V power supply,and settles within 13.2 s. The synthesizer is optimized for the WIA applications, but can also be used for other short-range wireless communications, such as 433, 868, 916 MHz ISM band applications. 展开更多
关键词 LC voltage-controlled oscillator(VCO) I/Q divider phase-switching prescaler charge pump phase-locked loop(PLL) low phase noise wide band frequency synthesizer
原文传递
A 5 GHz CMOS frequency synthesizer with novel phase-switching prescaler and high-Q LC-VCO 被引量:1
2
作者 曹圣国 杨玉庆 +2 位作者 谈熙 闫娜 闵昊 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第8期98-103,共6页
A phase-locked loop(PLL) frequency synthesizer with a novel phase-switching prescaler and a high-Q LC voltage controlled oscillator(VCO) is presented.The phase-switching prescaler with a novel modulus control mech... A phase-locked loop(PLL) frequency synthesizer with a novel phase-switching prescaler and a high-Q LC voltage controlled oscillator(VCO) is presented.The phase-switching prescaler with a novel modulus control mechanism is much more robust on process variations.The Q factor of the inductor,I-MOS capacitors and varactors in the VCO are optimized.The proposed frequency synthesizer was fabricated by SMIC 0.13μm 1P8M MMRF CMOS technology with a chip area of 1150×2500μm^2.When locking at 5 GHz,the current consumption is 15 mA from a supply voltage of 1.2 V and the measured phase noise at a 1 MHz offset is -122.45 dBc/Hz. 展开更多
关键词 PLL frequency synthesizer differential voltage controlled oscillator phase-switching prescaler CMOS
原文传递
一种低功耗相位切换型分频器 被引量:2
3
作者 吉新村 夏晓娟 +1 位作者 徐严 胡伟 《南京邮电大学学报(自然科学版)》 北大核心 2017年第1期90-96,共7页
提出了一种低功耗的可编程分频器,包括相位切换型预分频器和可编程计数器,将相位切换预分频器中的相位选择器和二分频器组成套叠结构,降低了互连损耗和失配,省去了缓冲器以及二分频器的功耗,实现了一种低功耗的相位切换预分频器。将程... 提出了一种低功耗的可编程分频器,包括相位切换型预分频器和可编程计数器,将相位切换预分频器中的相位选择器和二分频器组成套叠结构,降低了互连损耗和失配,省去了缓冲器以及二分频器的功耗,实现了一种低功耗的相位切换预分频器。将程序计数器和脉冲吞咽计数器中D触发器进行共用,使计数器中D触发器的总数减少了一半,降低了可编程计数器的面积和功耗。采用SMIC 0.18μm CMOS工艺实现了相位选择器与二分频电路,并将之集成于4.8 GHz频段锁相环频率综合器中,工作频率为4.64~5.40 GHz,在1.8 V电源电压下,分频器消耗电流3 m A,其中相位选择器仅消耗550μA。 展开更多
关键词 相位切换型预分频器 可编程分频器 锁相环频率综合器
下载PDF
一种高速14/16双模相位开关预分频器
4
作者 周叶 沈维伦 +1 位作者 黄煜梅 洪志良 《复旦学报(自然科学版)》 CAS CSCD 北大核心 2009年第4期493-498,共6页
分析了无线通信领域频率综合器的关键模块高速预分频器(prescaler)的设计方法,并根据电路要求设计了一个适用于WLAN802.11a/b/g标准的14/16双模相位开关预分频器.该电路采用SMIC0.18μmCMOS工艺实现,总芯片面积470μm×42... 分析了无线通信领域频率综合器的关键模块高速预分频器(prescaler)的设计方法,并根据电路要求设计了一个适用于WLAN802.11a/b/g标准的14/16双模相位开关预分频器.该电路采用SMIC0.18μmCMOS工艺实现,总芯片面积470μm×420μm.测试结果表明在1.8V电源电压下它的正常分频范围高达1.46~6GHz.当输入频率为6GHz时,电路在14和16两种分频模式下相位噪声分别为-117.70dBc/Hz@10kHz和~118.36dBc/Hz@10kHz. 展开更多
关键词 双模相位开关预分频器 频率综合器 锁相环 无线局域网
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部