期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Leakage Analysis of a Low Power 10 Transistor SRAM Cell in 90 nm Technology
1
作者 parimaladevi muthusamy Sharmila Dhandapani 《Circuits and Systems》 2016年第6期1033-1041,共9页
In this paper, a novel 10 Transistor Static Random Access Memory (SRAM) cell is proposed. Read and Write bit lines are decoupled in the proposed cell. Feedback loop-cutting with single bit line write scheme is employe... In this paper, a novel 10 Transistor Static Random Access Memory (SRAM) cell is proposed. Read and Write bit lines are decoupled in the proposed cell. Feedback loop-cutting with single bit line write scheme is employed in the 10 Transistor SRAM cell to reduce active power consumption during the write operation. Read access time and write access time are measured for proposed cell architecture based on Eldo SPICE simulation using TSMC based 90 nm Complementary Metal Oxide Semiconductor (CMOS) technology at various process corners. Leakage current measurements made on hold mode of operation show that proposed cell architecture is having 12.31 nano amperes as compared to 40.63 nano amperes of the standard 6 Transistor cell. 10 Transistor cell also has better performance in terms of leakage power as compared to 6 Transistor cell. 展开更多
关键词 SRAM Transmission Gate Subthreshold Leakage Gate Leakage Read Access Time Write Access Time
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部