期刊文献+

Leakage Analysis of a Low Power 10 Transistor SRAM Cell in 90 nm Technology

Leakage Analysis of a Low Power 10 Transistor SRAM Cell in 90 nm Technology
下载PDF
导出
摘要 In this paper, a novel 10 Transistor Static Random Access Memory (SRAM) cell is proposed. Read and Write bit lines are decoupled in the proposed cell. Feedback loop-cutting with single bit line write scheme is employed in the 10 Transistor SRAM cell to reduce active power consumption during the write operation. Read access time and write access time are measured for proposed cell architecture based on Eldo SPICE simulation using TSMC based 90 nm Complementary Metal Oxide Semiconductor (CMOS) technology at various process corners. Leakage current measurements made on hold mode of operation show that proposed cell architecture is having 12.31 nano amperes as compared to 40.63 nano amperes of the standard 6 Transistor cell. 10 Transistor cell also has better performance in terms of leakage power as compared to 6 Transistor cell. In this paper, a novel 10 Transistor Static Random Access Memory (SRAM) cell is proposed. Read and Write bit lines are decoupled in the proposed cell. Feedback loop-cutting with single bit line write scheme is employed in the 10 Transistor SRAM cell to reduce active power consumption during the write operation. Read access time and write access time are measured for proposed cell architecture based on Eldo SPICE simulation using TSMC based 90 nm Complementary Metal Oxide Semiconductor (CMOS) technology at various process corners. Leakage current measurements made on hold mode of operation show that proposed cell architecture is having 12.31 nano amperes as compared to 40.63 nano amperes of the standard 6 Transistor cell. 10 Transistor cell also has better performance in terms of leakage power as compared to 6 Transistor cell.
作者 Parimaladevi Muthusamy Sharmila Dhandapani Parimaladevi Muthusamy;Sharmila Dhandapani(Department of Information and Communication Engineering, Anna University, Chennai, India;Department of Electronics and Instrumentation Engineering, Bannari Amman Institute of Technology, Sathyamangalam, India)
出处 《Circuits and Systems》 2016年第6期1033-1041,共9页 电路与系统(英文)
关键词 SRAM Transmission Gate Subthreshold Leakage Gate Leakage Read Access Time Write Access Time SRAM Transmission Gate Subthreshold Leakage Gate Leakage Read Access Time Write Access Time
  • 相关文献

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部