期刊文献+

基于FPGA的PAL图像数据解码与传输设计

Design of PAL image data decoding and transmission based on FPGA
下载PDF
导出
摘要 为了满足地面监控设备将视频数据快速上传至存储设备的需求,解决图像传感器输出PAL制信号的模拟解码和数据传输的问题,设计了基于FPGA的PAL数据输入、网络接口输出的硬件模块。通过解码器将PAL模拟信号转换为并行数字信号,并在FPGA端将输入数据进行奇偶场数据缓存,通过乒乓操作实现隔行转逐行的视频输出。同时在FPGA内部采用调用MAC软核的方式在UDP协议上增加重传机制和异步FIFO,实现数据的网络传输。 In order to meet the needs of the ground monitoring equipment to upload video data to the storage device quickly,solve the problem of analog decoding and data transmission of image sensor output PAL signal,this paper designs the PAL data input and network interface output hardware module based on FPGA.The PAL analog signal is converted into parallel digital signal by decoder,and the in-put data is cached by parity field data in FPGA,and the interlaced video output is realized by ping-pong operation.At the same time,in the way of calling MAC soft core inside FPGA,retransmission mechanism and asynchronous FIFO are added to UDP protocol to realize data network transmission.
作者 赵清琳 任勇峰 武旌阳 ZHAO Qinglin;REN Yongfeng;WU Jingyang(Key Laboratory of Instrumentation Science and Dynamic Measurement of Ministry of Education,National Key Laboratory of Electronic Measurement Technology,North University of China,Taiyuan 030051,China)
出处 《集成电路与嵌入式系统》 2024年第3期94-98,共5页 INTEGRATED CIRCUITS AND EMBEDDED SYSTEMS
关键词 FPGA 千兆以太网 PAL UDP FIFO FPGA Gigabit Ethernet PAL UDP FIFO
  • 相关文献

参考文献15

二级参考文献141

共引文献109

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部