期刊文献+

基于比较器的四值电流型CMOS加减电路设计

Design of Quaternary Logic Current Mode CMOS Add-subtract Circuit Based on Comparator
下载PDF
导出
摘要 该文通过对电流型CMOS电路的阈值控制引入了多值电流型比较器。与2值逻辑电路相比,多值逻辑电路的单条导线允许更多的信息传输。相较于电压信号,电流信号易实现加、减等算术运算,在多值逻辑的设计上更加方便。同时提出了基于比较器的4值基本单元设计方法,实现了4值取大、取小以及反向器的设计,在此基础上设计实现了加法器和减法器。该设计方法在2值、3值以及n值逻辑上同样适用。实验结果表明所设计的电路具有正确的逻辑功能,较之相关文献电流型CMOS全加器有更低的功耗和更少的晶体管数。 A multiple valued current mode comparator is introduced to control the threshold of current mode CMOS circuits.Compared with binary logic circuits,a single wire of multiple valued logic circuits allows more information transmission.Compared with voltage signal,current signal is easy to realize arithmetic operations,such as addition and subtraction,which is more convenient in the design of multiple valued logic.At the same time,the design method of quaternary valued basic unit based on comparator is proposed,and the designs of quaternary valued max,min and inverter are realized.On this basis,full adder and subtractor are designed and realized.The design method is also applicable to binary,ternary and n-valued logic.The experimental results show that the designed circuit has correct logic function,lower power consumption and fewer transistors than the current mode CMOS full adder in the relevant literature.
作者 姚茂群 刘志强 YAO Maoqun;LIU Zhiqiang(School of Information Science and Technology,Hangzhou Normal University,Hangzhou 311121,China)
出处 《电子与信息学报》 EI CSCD 北大核心 2023年第5期1852-1858,共7页 Journal of Electronics & Information Technology
基金 国家自然科学基金(61771179)。
关键词 CMOS 多值逻辑 电流型 比较器 CMOS Multiple valued logic Current mode Comparator
  • 相关文献

参考文献3

二级参考文献28

  • 1沈继忠,邵志龙,蒋征科.基于并联开关的低电压低功耗电流型CMOS电路设计[J].电子与信息学报,2004,26(8):1325-1331. 被引量:4
  • 2杭国强.基于开关信号理论的电流型CMOS多值施密特电路设计[J].电子学报,2006,34(5):924-927. 被引量:4
  • 3杭国强,任洪波.新型低噪声电流型CMOS边沿触发器设计[J].固体电子学研究与进展,2007,27(1):95-99. 被引量:1
  • 4G Hang,X Wu.Current-mode CMOS circuits design based on current threshold-controllable technique[A].Proceedings of IEEE Asia Pacific Conference on Circuits and Systems[C].Piscataway,NJ:IEEE Service Center,2000.529-532. 被引量:1
  • 5K Navi,A Kazeminejad,D Etiemble.Performance of CMOS current mode full adders[A].Proceedings of IEEE International Symposium on Multiple-valued Logic[C].Los Alamitos,CA:IEEE Computer Society,1994.27-34. 被引量:1
  • 6K W Current.Current-mode CMOS multiple-valued logic circuits[J].IEEE Journal of Solid State Circuits,1994,29(2):95-107. 被引量:1
  • 7Aan-Tuan D, Kong Z H, Yeo K S, et al.. Design and sensitivity analysis of a new current-mode sense amplifier forlow-power SRAM[J]. IEEE Transactions on Very Large Scale Integration ( VLSI) Systems, 2011, 19(2): 196-204. 被引量:1
  • 8Trescases O, Prodic A, and Wal Tung-ng. Digitally controlled current-mode DC-DC converter IC[J]. IEEE Transactions on Circuits and Systems, 2011, 58(1): 219-231. 被引量:1
  • 9Yuan F. Low-voltage CMOS current-mode circuits: topology and characteristics[J]. IEE Proceedings-Circuits Devices and Systems, 2006, 153(3): 219-230. 被引量:1
  • 10Bhatia V, Pandey N, and Bhattacharyya A. A 4-bit expandable algorithmic current-mode analog to digital converter for use in digital control systems[C]. India International Conference on Power Electronics (IICPE), New Delhi: IICPE. 2010: 1-4. 被引量:1

共引文献12

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部