期刊文献+

一种模数混合型LDO的设计 被引量:1

Design of analog-digital hybrid low dropout regulator
下载PDF
导出
摘要 针对传统模拟低压差线性稳压器(LDO)在低电源电压下性能不足等问题,提出了一种模数混合型LDO的设计方法。通过对传统模拟LDO结构中的误差放大器输出端进行信号采样,增加数字控制回路,实现对输出电压的精确控制。提出的LDO基于中芯国际(SMIC)180 nm CMOS工艺设计。仿真结果表明,该LDO在数字控制时钟为1 MHz,输入电源电压为0.9~1.5 V时,输出电压为0.8~1.4 V,最大负载电流为500 mA,静态功耗为75μA,电流效率高达99.9%,负载调整率为1.8%,线性调整率为0.9%。 To address the poor performance of traditional analog low dropout(LDO)regulator at low supply voltage,an analog-digital hybrid LDO was proposed.Based on the traditional analog LDO,a digital control loop was added to stabilize the output voltage.The digital control signal of the loop was directly sampled from the output of an error amplifier to realize precise control of the output voltage.The LDO was designed in SMIC 180 nm CMOS process.The simulation results show that at input voltage of 0.9-1.5 V and control clock of 1 MHz,the output voltage,maximum load current,quiescent current and current efficiency of the LDO are 0.8-1.4 V,500 mA,75μA and 99.9%,respectively.The load and linear regulation rate of the LDO are 1.8%and 0.9%,respectively.
作者 程铁栋 刘志福 郭建平 CHENG Tiedong;LIU Zhifu;GUO Jianping(School of Electrical Engineering and Automation,Jiangxi University of Science and Technology,Ganzhou 341000,Jiangxi Province,China;School of Electronics and Information Technology,Sun Yat-sen University,Guangzhou 510006,China)
出处 《电子元件与材料》 CAS CSCD 北大核心 2022年第5期545-550,共6页 Electronic Components And Materials
基金 国家自然科学基金(61874143) 江西理工大学博士科研启动基金(GJJ191206)。
关键词 低压差线性稳压器 模数混合 大负载电流 低电源电压 LDO analog-digital hybrid high loading current low power supply
  • 相关文献

参考文献4

二级参考文献14

  • 1WONG K,EVANS D.A 150 m A low noise,high PSRR low-dropout linear regulator in 0.13μm technology for RF So C applications[C]//Proceeding ESSCIRC.NY,USA:IEEE,2006. 被引量:1
  • 2NOZAHI M,AMER A,TORRES J.High PSRR low drop-out regulator with feed-forward ripple cancellation technique[J].IEEE J Solid-State Circuits,2010,45(3):565-577. 被引量:1
  • 3WANG J P,JIANG J G.Ultra-low noise and high PSR LDO design[C]//2013 IEEE 10th International Conference.Hangzhou,China:IEEE,2013. 被引量:1
  • 4KHADIRI K,QJIDAA H.A low noise,high PSR low-dropout regulator for low-cost portableelectronics[C]//Computer Systems and Applications(AICCSA).NY,USA:IEEE,2013. 被引量:1
  • 5GARIMELLA A,SURKANTI P R,FURTH P M.Pole-zero analysis of low-dropout(LDO)regulators:a tutorial overview[C]//25th International Conference on VLSI Design.NY,USA:IEEE,2012:131-136. 被引量:1
  • 6LOPEZMARTIN A J, RAMIREZANGULO J, CARVA J, et al.Power-efficient class AB CMOS buffer [J]. Electron Lett, 2009, 45(2):89-90. 被引量:1
  • 7KIM Y I, LEE S S. A capacitor less LDO regulator with fast feedbacktechnique and low-quiescent current error amplifier [J]. Circuit Syst II:Express Briefs, IEEE Trans, 2013, 60(6): 326-330. 被引量:1
  • 8QU X, ZHOU Z K B, ZHANG B, et al. An ultra- -power fast transientcapacitor free low-dropout regulator with assistant push-pull output stage[J]. IEEE Trans Circuits Syst II, Exp Briefs, 2013, 60(2): 96-100. 被引量:1
  • 9GUO J, LEUNG K N. A 6-μW chip-area-efficient output capacitor lessLDO in 90-nm CMOS technology [J]. IEEE J Solid-State Circuits, 2010,45(9): 1896-1905. 被引量:1
  • 10王晋雄,原义栋,张海峰.一种低功耗无电容型LDO的设计[J].半导体技术,2011,36(4):316-321. 被引量:3

共引文献22

同被引文献14

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部