摘要
提出了一种基于谐波注入锁定数控环形振荡器的时钟产生电路。采用注入锁定技术,极大地抑制了环形振荡器的相位噪声。在频率调谐环路关断的情况下,数控式振荡器可以正常工作,与需要一直工作的锁相环相比,大大节省了功耗。分析了电路的参考杂散性能。在65nm CMOS工艺下进行流片测试,芯片的面积约为0.2mm^2。测试结果表明,设计的时钟产生电路工作在600MHz时,1MHz频偏处的相位噪声为-132dBc/Hz,在1V的电源电压下仅消耗了5mA的电流。
A low power,low noise clock generator based on sub-harmonic injection-locked digitally controlled ring oscillator(SILDRO)was proposed.By employing the injection locking technique,the phase noise of the ring oscillator had been greatly suppressed.Digitally controlled ring oscillator kept working properly when the frequency tuning loop was turned off,so the power consumption was greatly saved compared with that of the normal PLL whose loop needed to be always on.Spur performance had been analyzed.Fabricated in 65 nm CMOS technology,the die area was about 0.2mm^2.Measurement result showed the SILDRO based clock generator achieved a phase noise performance of-132dBc/Hz@ 1 MHz when working at 600 MHz,and it consumed only 5 mA current at1 Vsupply.
作者
孟煦
林福江
MENG Xu LIN Fujiang(Department of Electronic Science and Technology, University of Science and Technology of China, Hefei 230027, P. R. Chin)
出处
《微电子学》
CSCD
北大核心
2017年第2期191-194,共4页
Microelectronics