期刊文献+

TOT measurement implemented in FPGA TDC 被引量:1

TOT measurement implemented in FPGA TDC
原文传递
导出
摘要 Time measurement plays a crucial role for the purpose of particle identification in high energy physics experiments. With increasingly demanding physics goals and the development of electronics, modern time measurement systems need to meet the requirement of excellent resolution specification as well as high integrity. Based on Field Programmable Gate Arrays(FPGAs), FPGA time-to-digital converters(TDCs) have become one of the most mature and prominent time measurement methods in recent years. For correcting the time-walk effect caused by leading timing, a time-over-threshold(TOT) measurement should be added to the FPGA TDC. TOT can be obtained by measuring the interval between the signal leading and trailing edges. Unfortunately, a traditional TDC can recognize only one kind of signal edge, the leading or the trailing. Generally, to measure the interval, two TDC channels need to be used at the same time, one for leading, the other for trailing. However, this method unavoidably increases the amount of FPGA resources used and reduces the TDC's integrity.This paper presents one method of TOT measurement implemented in a Xilinx Virtex-5 FPGA. In this method,TOT measurement can be achieved using only one TDC input channel. The consumed resources and time resolution can both be guaranteed. Testing shows that this TDC can achieve resolution better than 15 ps for leading edge measurement and 37 ps for TOT measurement. Furthermore, the TDC measurement dead time is about two clock cycles, which makes it good for applications with higher physics event rates. Time measurement plays a crucial role for the purpose of particle identification in high energy physics experiments. With increasingly demanding physics goals and the development of electronics, modern time measurement systems need to meet the requirement of excellent resolution specification as well as high integrity. Based on Field Programmable Gate Arrays(FPGAs), FPGA time-to-digital converters(TDCs) have become one of the most mature and prominent time measurement methods in recent years. For correcting the time-walk effect caused by leading timing, a time-over-threshold(TOT) measurement should be added to the FPGA TDC. TOT can be obtained by measuring the interval between the signal leading and trailing edges. Unfortunately, a traditional TDC can recognize only one kind of signal edge, the leading or the trailing. Generally, to measure the interval, two TDC channels need to be used at the same time, one for leading, the other for trailing. However, this method unavoidably increases the amount of FPGA resources used and reduces the TDC's integrity.This paper presents one method of TOT measurement implemented in a Xilinx Virtex-5 FPGA. In this method,TOT measurement can be achieved using only one TDC input channel. The consumed resources and time resolution can both be guaranteed. Testing shows that this TDC can achieve resolution better than 15 ps for leading edge measurement and 37 ps for TOT measurement. Furthermore, the TDC measurement dead time is about two clock cycles, which makes it good for applications with higher physics event rates.
出处 《Chinese Physics C》 SCIE CAS CSCD 2015年第11期60-64,共5页 中国物理C(英文版)
基金 Supported by National Natural Science Foundation of China(11079003,10979003)
关键词 time-over-threshold (TOT) measurement field programmable gate array (FPGA) time-to-digital converter (TDC) time-over-threshold (TOT) measurement, field programmable gate array (FPGA), time-to-digital converter (TDC)
  • 相关文献

参考文献19

  • 1Schambach J, Bridges L, Eppley G et al. IEEE Nucl. Sci. Sym. Conf. Rec., 2006. 485-488. 被引量:1
  • 2Marcastel F et al. (ALICE collaboration). ALICE Addendum to the Technical Design Report of the Time of Flight System (TOF), 2002. 被引量:1
  • 3FAN Huan-Huan, FENG Chang-Qing, SUN Wei-Jia et al. IEEE Trans. Nucl. Sci., 2013, 60(5): 1-7. 被引量:1
  • 4http://tdc.web.cern.ch/tdc/hptdc/docs/hptdc_manual_ver2.2.pdf. 被引量:1
  • 5SONG Jian, AN Qi, LIU Shu-Bin. IEEE Trans. Nucl. Sci., 2006, 53(1): 236-241. 被引量:1
  • 6WANG Jin-Hong, LIU Shu-Bin, SHEN Qi et al. IEEE Trans. Nucl. Sci., 2010, 57(2): 446-450. 被引量:1
  • 7WANG Jin-Hong, LIU Shu-Bin, ZHAO Lei et al. IEEE Trans. Nucl. Sci., 2011, 58(4): 2011-2018. 被引量:1
  • 8ZHAO Lei, HU Xue-Ye, LIU Shu-Bin et al. IEEE Trans. Nucl. Sci., 2013, 60(3): 3532-3536. 被引量:1
  • 9WU Jin-Yuan, SHI Zong-Han, Irena Y W. Proc. IEEE NSS, 2003, 1: 177-181. 被引量:1
  • 10Waugh, John B S. IEEE Trans. Nucl. Sci., 1968, 15(3): 509-517. 被引量:1

同被引文献9

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部