期刊文献+

Low noise frequency synthesizer with self-calibrated voltage controlled oscillator and accurate AFC algorithm 被引量:2

Low noise frequency synthesizer with self-calibrated voltage controlled oscillator and accurate AFC algorithm
原文传递
导出
摘要 A low noise phase locked loop (PLL) frequency synthesizer implemented in 65 nm CMOS technology is introduced. A VCO noise reduction method suited for short channel design is proposed to minimize PLL output phase noise. A self-calibrated voltage controlled oscillator is proposed in cooperation with the automatic frequency calibration circuit, whose accurate binary search algorithm helps reduce the VCO tuning curve coverage, which reduces the VCO noise contribution at PLL output phase noise. A low noise, charge pump is also introduced to extend the tuning voltage range of the proposed VCO, which further reduces its phase noise contribution. The frequency synthesizer generates 9.75-11.5 GHz high frequency wide band local oscillator (LO) carriers. Tested 11.5 GHz LO bears a phase noise of-104 dBc/Hz at 1 MHz frequency offset. The total power dissipation of the proposed frequency synthesizer is 48 mW. The area of the proposed frequency synthesizer is 0.3 mm^2, including bias circuits and buffers. A low noise phase locked loop (PLL) frequency synthesizer implemented in 65 nm CMOS technology is introduced. A VCO noise reduction method suited for short channel design is proposed to minimize PLL output phase noise. A self-calibrated voltage controlled oscillator is proposed in cooperation with the automatic frequency calibration circuit, whose accurate binary search algorithm helps reduce the VCO tuning curve coverage, which reduces the VCO noise contribution at PLL output phase noise. A low noise, charge pump is also introduced to extend the tuning voltage range of the proposed VCO, which further reduces its phase noise contribution. The frequency synthesizer generates 9.75-11.5 GHz high frequency wide band local oscillator (LO) carriers. Tested 11.5 GHz LO bears a phase noise of-104 dBc/Hz at 1 MHz frequency offset. The total power dissipation of the proposed frequency synthesizer is 48 mW. The area of the proposed frequency synthesizer is 0.3 mm^2, including bias circuits and buffers.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第9期131-135,共5页 半导体学报(英文版)
关键词 65 nm CMOS self-calibrated VCO accurate AFC search algorithm low noise frequency synthesizer charge pump 65 nm CMOS self-calibrated VCO accurate AFC search algorithm low noise frequency synthesizer charge pump
  • 相关文献

参考文献11

  • 1Peng Y S, Lu L H. A Ku-band frequency synthesizer in 0.18-μm CMOS technology. IEEE Microw Wireless Compon Lett, 2007, 17(4): 256. 被引量:1
  • 2Lee T H.-The design of CMOS radio-frequency integrated cir- cuits. 2nd ed. Cambridge University Press, 2004. 被引量:1
  • 3Hegazi E, Abidi A A. Varactor characteristics, oscillator tuning curves, and AM-FM conversion. IEEE J Solid-State Circuits, 2003, 38(6): 1033. 被引量:1
  • 4Shin J, Shin H. A fast and high-precision VCO frequency cali- bration technique for wideband A E fractional-N frequency syn- thesizer. IEEE Trans Circuits Syst I, Reg Papers, 2010, 57(7): 1573. 被引量:1
  • 5Zargari M, Nathawad L Y, Samavati H, et al. A dual-band CMOS MIMO radio SoC for IEEE 802.1 in wireless LAN. IEEE J Solid- State Circuits, 2008, 43(12): 2882. 被引量:1
  • 6Terrovitis M, Mack M, Singh K, et al. A 3.2 to 4 GHz 0.25μm CMOS frequency synthesizer for IEEE 802.11a/b/g WLAN. ISSCC Dig Tech Papers, San Francisco, CA, February 2004:98. 被引量:1
  • 7Rhee W. Design of high-performance CMOS charge pumps in phase-locked loops. IEEE International Symposium on Circuit and System, 1999, 2:545. 被引量:1
  • 8Zanuso M, Levantino S, Samori C, et al. A wideband 3.6 GHz digital AN fractional-N PLL with phase interpolation divider and digital spur cancellation. IEEE J Solid-State Circuits, 2011, 46:627. 被引量:1
  • 9Lin D, Xu N, Rhee W, et al. An 11.7-17.2 GHz digitally- controlled oscillator in 65 nm CMOS for high-band UWB ap- plications. ICSICT Dig Tech Papers, 2012:1. 被引量:1
  • 10Richard O, Siligaris A, Badets F, et al. A 17.5-to-20.94 GHz and 35-to-41.88 GHz PLL in 65 nm CMOS for wireless HD applica- tions. ISSCC Dig Tech Papers, 2010:252. 被引量:1

同被引文献5

引证文献2

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部