期刊文献+

Investigation of the trigger voltage walk-in effect in LDMOS for high-voltage ESD protection

Investigation of the trigger voltage walk-in effect in LDMOS for high-voltage ESD protection
原文传递
导出
摘要 The trigger voltage walkin effect has been investigated by designing two different laterally diffused metal-oxide-semiconductor (LDMOS) transistors with an embedded silicon controlled rectifier (SCR). By inserting a P+ implant region along the outer and the inner boundary of the N+ region at the drain side of a conventional LDMOS transistor, we fabricate the LDMOS-SCR and the SCR-LDMOS devices with a different triggering order in a 0.5/zm bipolar-CMOS-DMOS process, respectively. First, we perform transmission line pulse (TLP) and DC-voltage degradation tests on the LDMOS-SCR. Results show that the trigger voltage walk-in effect can be attributed to the gate oxide trap generation and charge trapping. Then, we perform TLP tests on the SCR-LDMOS. Results indicate that the trigger voltage walk-in effect is remarkably reduced. In the SCR-LDMOS, the embedded SCR is triggered earlier than the LDMOS, and the ESD current is mainly discharged by the parasitic SCR structure. The electric potential between the drain and the gate decreases significantly after snapback, leading to decreased impact ionization rates and thus reduced trap generation and charge trapping. Finally, the above explanation of the different trigger voltage walk-in behavior in LDMOS-SCR and SCR-LDMOS devices is confirmed by TCAD simulation. The trigger voltage walkin effect has been investigated by designing two different laterally diffused metal-oxide-semiconductor (LDMOS) transistors with an embedded silicon controlled rectifier (SCR). By inserting a P+ implant region along the outer and the inner boundary of the N+ region at the drain side of a conventional LDMOS transistor, we fabricate the LDMOS-SCR and the SCR-LDMOS devices with a different triggering order in a 0.5/zm bipolar-CMOS-DMOS process, respectively. First, we perform transmission line pulse (TLP) and DC-voltage degradation tests on the LDMOS-SCR. Results show that the trigger voltage walk-in effect can be attributed to the gate oxide trap generation and charge trapping. Then, we perform TLP tests on the SCR-LDMOS. Results indicate that the trigger voltage walk-in effect is remarkably reduced. In the SCR-LDMOS, the embedded SCR is triggered earlier than the LDMOS, and the ESD current is mainly discharged by the parasitic SCR structure. The electric potential between the drain and the gate decreases significantly after snapback, leading to decreased impact ionization rates and thus reduced trap generation and charge trapping. Finally, the above explanation of the different trigger voltage walk-in behavior in LDMOS-SCR and SCR-LDMOS devices is confirmed by TCAD simulation.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第9期56-59,共4页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(Nos.61171038,61150110485) the Natural Science Foundation of Jiangsu Province(No.BK20130156) the Fundamental Research Funds for the Central Universities(Nos.JUSRP51323B,JUDCF13032) the Summit of the Six Top Talents Program of Jiangsu Province(Nos.DZXX-053 and DZXX-027) the Graduate Student Innovation Program for Universities of Jiangsu Province(No.CXLX13_747)
关键词 electrostatic discharge laterally diffused metal-oxide-semiconductor silicon control rectifier triggervoltage walk-in effect electrostatic discharge laterally diffused metal-oxide-semiconductor silicon control rectifier triggervoltage walk-in effect
  • 相关文献

参考文献10

  • 1Parthasarathy V, Khemka V, Zhu R, et al. A double RESURF LDMOS with drain profile engineering for improved ESD ro- bustness. Electron Device Lett, 2002, 23(4): 212. 被引量:1
  • 2Qian Q S, Sun w F, Zhu J, et al. Investigation of the shill of hot spot in lateral diffused LDMOS under ESD conditions. Micro- electron Reliab, 2010, 50(12): 1935. 被引量:1
  • 3Wang C T, Ker M D. ESD protection design with lateral DMOS transistor in 40-V BCD technology. IEEE Trans Electron De- vices, 2010, 57(12): 3395. 被引量:1
  • 4Griffoni A, Chen S H, Thijs S, et al. OFF-state degradation of high-voltage-tolerant nLDMOS-SCR ESD devices. IEEE Trans Electron Devices, 2011, 58(7): 2061. 被引量:1
  • 5Pan H W, Liu S Y, Sun W F. A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp. Journal of Semiconductors, 2013, 34(1): 014007. 被引量:1
  • 6Malobabic S, Salcedo J A, Hajjar J, et al. Analysis of safe oper- ating area ofnLDMOS and pLDMOS transistors subject to tran- sient stresses. IEEE Trans Electron Devices, 2010, 57(10): 2655. 被引量:1
  • 7Chen W Y, Ker M D. Improving safe operating area of nLDMOS array with embedded silicon controlled rectifier for ESD protec- tion in a 24-V BCD Process. IEEE Trans Electron Devices, 2011, 58(9): 2944. 被引量:1
  • 8Miao M, Dong S R, Li M L, et al. Trigger voltage walk-in effect of ESD protection device in HVCMOS. The 10th IEEE Interna- tional Conference on Solid-State and Integrated Circuit Technol- ogy (1CSICT), 2010:1627. 被引量:1
  • 9Fan H, Jiang L L, Zhang B. A novel ESD protection structure for output pads. Journal of Semiconductors, 2013, 34( 11): 114016. 被引量:1
  • 10Mergens M P J, Wilkening W, Mettler S, et al. Analysis of lateral DMOS power devices under ESD stress conditions. IEEE Trans Electron Devices, 2000, 47(11): 2128. 被引量:1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部