摘要
高性能通用数字信号处理器译码器是连接指令集与运算单元的关键部件。它的输入数据是指令行的二进制机器码,输出是运算部件的所有控制信息、数据通道的所有控制信号和数据等。本文针对高性能通用数字信号处理器的特点,详述了译码器的硬件RTL设计实现过程,并给出了仿真实验结果。
High-performance digital signal processor decoder is a key component which connects the instruction set with arithmetic logic units. In the decoder, the input data is the binary machine code of the instruction line, meanwhile, the output data is the control signals of computation components and data channels. According to the characteristics of high-performance DSP, this paper introduces the hardware RTL design process of the decoder in detail, and produces the results of simulation in the end.
出处
《中国集成电路》
2014年第6期29-31,共3页
China lntegrated Circuit