期刊文献+

An I/Q DAC with gain matching circuit for a wireless transmitter

An I/Q DAC with gain matching circuit for a wireless transmitter
原文传递
导出
摘要 This paper presents a two-channel 12-bit current-steering digital-to-analog converter(DAC) for I and Q signal paths in a wireless transmitter.The proposed DAC has a full-scale output current with an adjusting range of 2 to 10 mA.A gain matching circuit is proposed to reduce gain mismatch between the I and Q channels.The tuning range is±24%of full scale and the minimum resolution is 1/16 LSB.To further improve its dynamic performance, the switch driver and current cell are optimized to minimize glitch energy.The chip has been processed in a standard 0.13μm CMOS technology.Gain mismatch between a 1-channel DAC and a Q-channel DAC is measured to be approximately 0.13%.At 120-MSPS sample rate for 1 MHz sinusoidal signal,the spurious free dynamic range (SFDR) is 75 dB.The total power dissipation is 62 mW and has an active area of 1.08 mm^2. This paper presents a two-channel 12-bit current-steering digital-to-analog converter(DAC) for I and Q signal paths in a wireless transmitter.The proposed DAC has a full-scale output current with an adjusting range of 2 to 10 mA.A gain matching circuit is proposed to reduce gain mismatch between the I and Q channels.The tuning range is±24%of full scale and the minimum resolution is 1/16 LSB.To further improve its dynamic performance, the switch driver and current cell are optimized to minimize glitch energy.The chip has been processed in a standard 0.13μm CMOS technology.Gain mismatch between a 1-channel DAC and a Q-channel DAC is measured to be approximately 0.13%.At 120-MSPS sample rate for 1 MHz sinusoidal signal,the spurious free dynamic range (SFDR) is 75 dB.The total power dissipation is 62 mW and has an active area of 1.08 mm^2.
出处 《Journal of Semiconductors》 EI CAS CSCD 2013年第6期126-131,共6页 半导体学报(英文版)
基金 supported by the National Science and Technology Major Projects of China(No.2010ZX03002-001-02) the Fundamental Research Funds for the Central Universities(No.K50511250006)
关键词 digital-to-analog converter GAIN MISMATCH SWITCH current cell digital-to-analog converter gain mismatch switch current cell
  • 相关文献

参考文献12

  • 1Ko Y J, Stapleton S. Gain and phase mismatch effects on double image rejection transmitter. IET Circuits, Devices & Systems, 2011, 5 (3): 21221. 被引量:1
  • 2Yao Xiaocheng, Gong Zheng, Shi Yin. A programmable gain amplifier with digitally assisted DC offset calibration for a direct-conversion WLAN receiver. Journal of Semiconductors, 2012, 33(11): 115006. 被引量:1
  • 3Yang G, Li J, Liu J. Adaptive gain and delay mismatch cancellation for LINC transmitter. Analog Integrated Circuits and Signal Processing, 2010, 65(1): 151. 被引量:1
  • 4Lin C H, Bult K. A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2. IEEE J Solid-State Circuits, 1998, 33(12): 1948. 被引量:1
  • 5Pelgrom M J M, Duinmaijer A C J, Welbers A P G. Matching properties ofMOS transistors. IEEE J Solid-State Circuits, 1989, 24(5): 1433. 被引量:1
  • 6Van den Bosch A, Steyaert M, Sansen W. An accurate statistical yield model for CMOS current-steering D/A converters. Analog Integrated Circuits and Signal Processing, 2001, 29(3): 173. 被引量:1
  • 7Van der Plas GAM, Vandenbussche J, Sansen W, et al. A 14-bit intrinsic accuracy Q2 random walk CMOS DAC. IEEE J Solid-State Circuits, 1999, 34(12): 1708. 被引量:1
  • 8Kuo K C, Wu C W. A switching sequence for linear gradient error compensation in the DAC design. IEEE Trans Circuits Syst, 2011, 58(3): 502. 被引量:1
  • 9Zhang Huajiang, Guo Gan, Li Dan, et al. A two-channel 10 bit 80 MHz CMOS current-steering D/A converter. 8th International Conference on Solid-State and Integrated Circuit Technology, 2007: 1721. 被引量:1
  • 10Analog Devices. Understanding High Speed DAC Testing and Evaluation (AN-928), 2008, www.analog.com. 被引量:1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部