期刊文献+

A low jitter,low spur multiphase phase-locked loop for an IR-UWB receiver 被引量:1

A low jitter,low spur multiphase phase-locked loop for an IR-UWB receiver
原文传递
导出
摘要 A low jitter,low spur multiphase phase-locked loop(PLL) for an impulse radio ultra-wideband(IR-UWB) receiver is presented.The PLL is based on a ring oscillator in order to simultaneously meet the jitter requirement, low power consumption and multiphase clock output.In this design,a noise and matching improved voltage-controlled oscillator(VCO) is devised to enhance the timing accuracy and phase noise performance of multiphase clocks.By good matching achieved in the charge pump and careful choice of the loop filter bandwidth,the reference spur is suppressed. A phase noise of-118.42 dBc/Hz at a frequency offset of 1 MHz,RMS jitter of 1.53 ps and reference spur of-66.81 dBc are achieved at a carrier frequency of 264 MHz in measurement.The chip was manufactured in 0.13μm CMOS technology and consumes 4.23 mW from a 1.2 V supply while occupying 0.14 mm^2 area. A low jitter,low spur multiphase phase-locked loop(PLL) for an impulse radio ultra-wideband(IR-UWB) receiver is presented.The PLL is based on a ring oscillator in order to simultaneously meet the jitter requirement, low power consumption and multiphase clock output.In this design,a noise and matching improved voltage-controlled oscillator(VCO) is devised to enhance the timing accuracy and phase noise performance of multiphase clocks.By good matching achieved in the charge pump and careful choice of the loop filter bandwidth,the reference spur is suppressed. A phase noise of-118.42 dBc/Hz at a frequency offset of 1 MHz,RMS jitter of 1.53 ps and reference spur of-66.81 dBc are achieved at a carrier frequency of 264 MHz in measurement.The chip was manufactured in 0.13μm CMOS technology and consumes 4.23 mW from a 1.2 V supply while occupying 0.14 mm^2 area.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第8期121-125,共5页 半导体学报(英文版)
基金 Project supported by the National High Technology Research and Development Program of China(No.2009AA01Z261) the State Key Laboratory of Wireless Telecommunication,Southeast University,China.
关键词 PLL MULTIPHASE ring oscillator RMS jitter reference spur IR-UWB PLL multiphase ring oscillator RMS jitter reference spur IR-UWB
  • 相关文献

参考文献10

  • 1Hwang I C, Kim C, Kang S M. A CMOS self-regulating VCO with low supply sensitivity. IEEE J Solid-State Circuits, 2004,39(1): 42. 被引量:1
  • 2Arkesteijn V J, Klumperink E A M, Nauta B. Jitter requirements of the sampling clock in software radio receivers. IEEE Trans Circuits Syst, 2006, 53(2): 90. 被引量:1
  • 3Chen Hu, Lu Bo, Shao Ke, et al. A 4224 M low jitter phase-locked loop in 0.13-μm CMOS technology. Journal of Semiconductors, 2010, 31(1): 015001. 被引量:1
  • 4Chang H" I~I, Sun C H, Liu S L. A low-jitter and precise multi- phase delay-locked loop using shifted averaging VCDL. ISSCC Dig Tech Papers, 2003:434. 被引量:1
  • 5Hoogzaad G, Roovers R. A 65-mW, 10-bit, 40-Msample/s Bi- CMOS Nyquist ADC in 0.8 mm2. IEEE J Solid-State Circuits, 1999, 34(12): 1796. 被引量:1
  • 6Hajimiri A, Limotyrakis S, Lee T H. Jitter and phase noise in ring oscillators. IEEE J Solid-State Circuits, 1999, 34(6): 790. 被引量:1
  • 7Maneatis J G, Kim J, McClatchie I, et al. Self-biased high- bandwidth low-jitter 1-to-4096 multiplier clock generator PLL. IEEE J Solid-State Circuits, 2003, 38(11): 1795. 被引量:1
  • 8Gierkink S L J. Low-spur, low-phase-noise clock multiplier based on a combination of PLL and recirculating DLL with dual-pulse ring oscillator and self-correcting charge pump. IEEE J Solid- State Circuits, 2008, 43(12): 2967. 被引量:1
  • 9Williams S, Thompson H, Hufford M, et al. An improved CMOS ring oscillator PLL with less than 4 ps RMS accumulated jitter. IEEE CICC, 2004:151. 被引量:1
  • 10Kim J. Adaptive-bandwidth phase-locked loop with continuous background frequency calibration. IEEE Trans Circuit Syst, 2009, 56(3): 205. 被引量:1

同被引文献10

引证文献1

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部