期刊文献+

Dual-Mode Low Power Pipelined ADC with Pre-charged Switched Operational Amplifier

Dual-Mode Low Power Pipelined ADC with Pre-charged Switched Operational Amplifier
原文传递
导出
摘要 This paper describes a 12-bit 40-MS/s and 8-bit 80-MS/s dual-mode low power pipelined analog-to-digital converter (ADC). An improved multiplying digital-to-analog converter is used to provide the dual-mode operation. A pre-charged fast power-on switched operational amplifier is used to reduce the power consumption of the pipelined ADC to 28.98 mW/32.74 mW at 40 MHz/80 MHz sampling rates. The ADC was designed in a 1.8-V 1P6M 0.18-μm CMOS process. Simulations indicate that the ADC exhibits a spurious free dynamic range of 90.24 dB/58.33 dB and signal-to-noise-and-distortion ratio of 73.81 dB/47.85 dB at 40 MHz/80 MHz sampling frequencies for a 19-MHz input sinusoidal signal. This paper describes a 12-bit 40-MS/s and 8-bit 80-MS/s dual-mode low power pipelined analog-to-digital converter (ADC). An improved multiplying digital-to-analog converter is used to provide the dual-mode operation. A pre-charged fast power-on switched operational amplifier is used to reduce the power consumption of the pipelined ADC to 28.98 mW/32.74 mW at 40 MHz/80 MHz sampling rates. The ADC was designed in a 1.8-V 1P6M 0.18-μm CMOS process. Simulations indicate that the ADC exhibits a spurious free dynamic range of 90.24 dB/58.33 dB and signal-to-noise-and-distortion ratio of 73.81 dB/47.85 dB at 40 MHz/80 MHz sampling frequencies for a 19-MHz input sinusoidal signal.
出处 《Tsinghua Science and Technology》 SCIE EI CAS 2010年第2期221-227,共7页 清华大学学报(自然科学版(英文版)
基金 Supported in part by the National Natural Science Foundation of China (No. 90707002)
关键词 analog-to-digital converter PIPELINE switched operational amplifier analog-to-digital converter pipeline switched operational amplifier
  • 相关文献

参考文献24

  • 1Gulati K, Lee Hae-Seung. A low-power reconfigurable analog-to-digital converter. IEEE Journal of Solid-State Circuits, 2001, 36(12): 1900-1911. 被引量:1
  • 2Xia B, Valdes-Garcia A, Sanchez-Sinencio E. A 10-bit 44-MS/s 20-mW configurable time-interleaved pipeline ADC for a dual-mode 802.11 b/Bluetooth receiver. IEEE Journal of Solid-State Circuits, 2006, 41(3): 530-539. 被引量:1
  • 3Wei Qi, Yin Xiumei, Yang Bin, et al. A novel sampling precision and rate programmable pipelined ADC with improved current modulated power scaling. Chinese Journal of Semiconductors, 2008, 29(5): 170-175. (in Chinese). 被引量:1
  • 4Chiu Y, Gray P, Nikolic B. A 14-bit 12-MS/s CMOS pipeline ADC with over 100-dB SFDR. 1EEE Journal of Solid-State Circuits, 2004, 39(12): 2139-2151. 被引量:1
  • 5Li J, Zeng X, Xie L, et al. A 1.8-V 22-mW 10-bit 30-MS/s pipelined CMOS ADC for low-power subsampling applications. IEEE Journal of Solid-State Circuits, 2008, 43(2): 321-329. 被引量:1
  • 6Yang Bin, Yin Xiumei, Yang Huazhong. A high-speed high-resolution sample-and-hold circuit. Chinese Journal of Semiconductors, 2007, 28(10): 1642-1646. (in Chinese). 被引量:1
  • 7Ahrned I, Johns D A. A 50-MSps (35 mW) to 1-kSps (15 μW) power scaleable 10-bit pipelined ADC using rapid power-on opamps and minimal bias current variation. IEEE Journal of Solid-State Circuits, 2005, 40(12): 2446-2455. 被引量:1
  • 8Ryu S T, Song B S, Bacrania K. A 10-bit 50-MS/s pipelined ADC with opamp current reuse. IEEE Journal of Solid-State Circuits, 2007, 42(3): 475-485. 被引量:1
  • 9Liu M, Huang K, Ou W, et al. A low voltage-power 13-bit 16 MSPS CMOS pipelined ADC. IEEE Journal of Solid-State Circuits, 2004, 39(5): 834-836. 被引量:1
  • 10Andersen T, Heroes B, Briskemyr A, et al. A cost-efficient high-speed 12-bit pipeline ADC in 0.18-μm digital CMOS. IEEE Journal of Solid-State Circuits, 2005, 40(7): 1506-1513. 被引量:1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部