期刊文献+

高速差分信号的互连设计 被引量:7

Design on Inter-connectivity of High Speed Differential Signals
下载PDF
导出
摘要 高速IC芯片之间的互连主要通过3种串行差分信号-LVPECL、LVDS和CML实现。分别简要介绍了这3种信号的标准和输入输出接口的结构;并且结合工程的实际应用,以LVPECL到LVPECL、LVPECL到CML以及LVPECL到LVDS为例,详细介绍了高速差分信号互连的基本原理和实现方案。对比了直流耦合和交流耦合2种实现方式的复杂度,明确了直流耦合和交流耦合的应用场合。结合理论分析,讨论了交流耦合参数的选择原则。 The inter-connectivity of high-speed IC chips is mainly realized through 3 kinds of serial diffrential signals such as LVPECL, LVDS and CML. The main standard of these signals and the structure of input and output interface are briefly introduced. And the main principle and accomplishment of the inter-connectivity of the signals are mainly discribed base on LVPECL to LVPECL, LVPECL to CML and LVPECL to LVDS. By comparing with the complexity of DC couple and AC couple, the paper describes their apply situation. Based on the theoretic analysis, it discusses the selection principle of AC coupled capacitor.
出处 《无线电通信技术》 2010年第1期50-53,共4页 Radio Communications Technology
关键词 LVPECL LVDS CML 直流耦合 交流耦合 LVPECL LVDS CML DC couple AC couple
  • 相关文献

参考文献3

  • 1IEEE Standards Department: Draft Standard for Low Voltage Differential Sijnals ( LVDS ) for Sealable Coherent Interface (SCI) ,Draft 1.3 IEEE P1596.3- 1995[S]. 被引量:1
  • 2ARSENAL CS1331/33/34/36/37/39 ASSP Hardware General Specification Issue 3.4 February 2[S] ,2007. 被引量:1
  • 3Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits (ANSI/TIA/EIA - 644 - A - 2001 ) ,TR - 30.2[S] ,March 1996. 被引量:1

同被引文献39

引证文献7

二级引证文献34

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部