摘要
提出了一种宽带CDMA芯片的设计方案,该方案采用了并行数字相关技术,并用EPLD器件实现了该方案.实现芯片的伪码速率为6.4Mchip/s,信息速率为1Mbit/s,文中还给出了对该芯片的测试结果.
This paper proposes a new design scheme for wideband CDMA ASIC chips, based on temed spread spectrum and parallel digital correlation processing. The chip is implemented by EPLD technology with the PN code chip rate of 6.4 Mchip/s and data rate of 1 Mbit/s . The test result shows that our design purpose is achieved and the chip satisfies the wireless LAN application environment.
出处
《西安电子科技大学学报》
EI
CAS
CSCD
北大核心
1998年第5期545-548,共4页
Journal of Xidian University
基金
国家自然科学基金
日本康泰克公司资助