期刊文献+

A 10-bit 50-MS/s sample-and-hold circuit with low distortion sampling switches

A 10-bit 50-MS/s sample-and-hold circuit with low distortion sampling switches
原文传递
导出
摘要 A fully-differential switched-capacitor sample-and-hold (S/H) circuit used in a 10-bit 50-MS/s pipeline analog-to-digital converter (ADC) was designed and fabricated using a 0.35-μm CMOS process. Capacitor flip-around architecture was used in the S/H circuit to lower the power consumption. In addition, a gain-boosted operational transconductance amplifier (OTA) was designed with a DC gain of 94 dB and a unit gain bandwidth of 460 MHz at a phase margin of 63 degree, which matches the S/H circuit. A novel double-side bootstrapped switch was used, improving the precision of the whole circuit. The measured results have shown that the S/H circuit reaches a spurious free dynamic range (SFDR) of 67 dB and a signal-to-noise ratio (SNR) of 62.1 dB for a 2.5 MHz input signal with 50 MS/s sampling rate. The 0.12mm^2 S/H circuit operates from a 3.3 V supply and consumes 13.6 mW. A fully-differential switched-capacitor sample-and-hold (S/H) circuit used in a 10-bit 50-MS/s pipeline analog-to-digital converter (ADC) was designed and fabricated using a 0.35-μm CMOS process. Capacitor flip-around architecture was used in the S/H circuit to lower the power consumption. In addition, a gain-boosted operational transconductance amplifier (OTA) was designed with a DC gain of 94 dB and a unit gain bandwidth of 460 MHz at a phase margin of 63 degree, which matches the S/H circuit. A novel double-side bootstrapped switch was used, improving the precision of the whole circuit. The measured results have shown that the S/H circuit reaches a spurious free dynamic range (SFDR) of 67 dB and a signal-to-noise ratio (SNR) of 62.1 dB for a 2.5 MHz input signal with 50 MS/s sampling rate. The 0.12mm^2 S/H circuit operates from a 3.3 V supply and consumes 13.6 mW.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第5期109-112,共4页 半导体学报(英文版)
基金 supported by the National High Technology Research and Development Program of China(No.2002AA1Z1200)
关键词 CMOS analog integrated circuits sample-and-hold circuit double-side bootstrapped switch gain- boosted operational transconductance amplifier CMOS analog integrated circuits sample-and-hold circuit double-side bootstrapped switch gain- boosted operational transconductance amplifier
  • 相关文献

参考文献10

  • 1Abo A. Design for relialibity of low-voltage switched-capacitor circuits. PHD Thesis, University of California, Berkeley, 1999. 被引量:1
  • 2Chouia Y, El-Sankary K, Saleh A, et al. 14 b, 50 MS/s CMOS front-end sample and hold module dedicated to a pipelined ADC. IEEE Proc Int Symp Circuits and Systems, 2004, 1: 25. 被引量:1
  • 3Ali A M A, Dillon C, Sneed R, et al. A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter. IEEE J Solid-State Circuits, 2006, 41:1846. 被引量:1
  • 4Park J B, Yoo S M, Kim S W, et al. A 10-b 150-Msample/s 1.8- V 123-mW CMOS A/D converter with 400-MHz input bandwidth. IEEE J Solid-State Circuits, 2004, 39:1335. 被引量:1
  • 5Lewis S, Gray P R. A pipelined 5-Msample/s 9-bit CMOS analog-to-digital converter. IEEE J Solid-State Circuits, 1987, SC-22:954. 被引量:1
  • 6Yang W, Kelly D, Mehr I, et al. A 3-V 340 mW 14-b 75 Msample/s CMOS ADC with 85-dB SFDR at Nyquist input. IEEE J Solid-State Circuit, 2001, 36:1931. 被引量:1
  • 7Sumanen L, Waltari M, Halonen K A I. A 10-bit 200-MS/s CMOS parallel pipeline A/D converter. IEEE J Solid-State Circuit, 2001, 36:1048. 被引量:1
  • 8Senderowicz D, Dreyer S F, Huggins J H, et al. A family of differential NMOS analog circuits for a PCM codec filter chip. IEEE J Solid-State Circuits, 1982,17:1014. 被引量:1
  • 9Bult K, Geelen G J G M. A fast-settling CMOS Op Amp for SC circuits with 90-dB dc gain. IEEE J Solid-State Circuits, 1990, 25:1379. 被引量:1
  • 10Waltari M, Sumanen L, Korhonen T, et al. A selfcalibrated pipeline ADC with 200 MHz IF-sampling frontend. Digest of Technical Papers of IEEE International Solid-State Circuits Conference, 2002, 2:250. 被引量:1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部