期刊文献+

双时钟输入的Cache-AMBA桥设计

Design of Cache-AMBA Bridge with Two-Clock Input
下载PDF
导出
摘要 设计了一种适用于不同时钟域之间数据传递的Cache-AMBA桥。利用AHB总线的信号特点以及桥与I-Cache和D-Cache控制器的握手机制,用较简单的组合逻辑解决了数据的丢失及数据的重复采样问题。SoC系统通过了FPGA原型验证,并用TSMC 0.25μm CMOS工艺流片成功。芯片测试结果表明,系统在CPU与总线频率之比为2∶1和1∶1两种模式下均正常工作,CPU的最高频率为133MHz。 A Cache -AMBA bridge design used to transfer datum in two frequency input is presented. Signal characteristic of AHB bus and handshake mechanism between bridge and Cache system are utilized adequately in design. A simple combinational circuit is imposed to solve datum loss and repeat sample. The bridge is embedded into SoC system which is verified by FPGA prototype and approved by TSMC with 0.25p, m CMOS process. The test result shows the chip works smoothly with two frequency input. The CPU frequency reaches 133MHz.
出处 《微处理机》 2007年第6期1-3,6,共4页 Microprocessors
关键词 双时钟 高速缓冲存储器 AMBA总线 握手机制 Two - Clock Cache AMBA Bus Handshake Mechanism
  • 相关文献

参考文献6

二级参考文献7

  • 1Fritts J,Wolf W.Multi-level Cache Hierarchy Evaluation for Programmable Media Processors. Signal Processing System,2000,SiPS 2000,1EEE Workshop on,2000-10-11:228-237 被引量:1
  • 2Jr Wagner M, Fonseca E,Murta C,et al. Analyzing Performance of Cache Server Hierarchies. Computer Science, 1998,SCCC98,XVIIIInternational Conference of the Chilean Society, 1998-11-09: 113-121 被引量:1
  • 3Renngsang P,Park S K,Jeong S W,et al. Reducing Cache Pollution of Prefetching in a Small Data Cache.2001.ICCD 2001.Proceedings,2001,International Conference on,Computer Design,2001-09-23:530-533 被引量:1
  • 4Kuroda I,Nishitani T.Multimedia Processors. Proceedings of the IEEE,1998,86(6):1203-1221 被引量:1
  • 5Yu Mingyan, Xie Xuejun, Wang Jinxiang, et al. Parterre:an Application -general SoC Platform. 2003 5th International Conference on ASIC,Beijing, China,2003 被引量:1
  • 6史美萍,窦文华.基于EPLD的PCI总线仲裁器的设计与实现[J].电子技术应用,2000,26(3):52-54. 被引量:9
  • 7Mentor Graphiss.SOC集成电路设计的新纪元[J].半导体技术,2001(7):17-20. 被引量:7

共引文献19

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部