期刊文献+

A 485ps 64-Bit Parallel Adder in 0.18μm CMOS 被引量:1

A 485ps 64-Bit Parallel Adder in 0.18μm CMOS
原文传递
导出
摘要 This paper presents an optimized 64-bit parallel adder, Sparse-tree architecture enames low carry-merge fan-outs and inter-stage wiring complexity. Single-rail and semi-dynamic circuit improves operation speed. Simulation results show that the proposed adder can operate at 485ps with power of 25.6mW in 0.18μm CMOS process. It achieves the goal of higher speed and lower power. This paper presents an optimized 64-bit parallel adder, Sparse-tree architecture enames low carry-merge fan-outs and inter-stage wiring complexity. Single-rail and semi-dynamic circuit improves operation speed. Simulation results show that the proposed adder can operate at 485ps with power of 25.6mW in 0.18μm CMOS process. It achieves the goal of higher speed and lower power.
机构地区 School of Computer
出处 《Journal of Computer Science & Technology》 SCIE EI CSCD 2007年第1期25-27,共3页 计算机科学技术学报(英文版)
基金 Supported by the National Natural Science Foundation of China under Grant Nos. 60273069, 60376018, 90207011, the National High Technology Development 863 Program of China under Grant No. 2002AAl10020, and the Adwnced Research Foundation of NUDT under Grant No. JC03-06-007.
关键词 parallel prefix adder semi-dynamic sparse-tree parallel prefix adder, semi-dynamic, sparse-tree
  • 相关文献

参考文献10

  • 1Dimitrakopoulos G, Nikolos D. High-speed parallel-prefix VLSI ling adders. IEEE Trans. Computers, 2005, 54(2): 225-231. 被引量:1
  • 2Brent R P, Kung H T. A regular layout for parallel adders.IEEE Trans. Computers, 1982, C-31(3):260-264. 被引量:1
  • 3Kogge P, Stone H. A parallel algorithm for the efficient solution of a general class of recurrence relations, IEEE Trans.Computers, 1973, C-22(8): 786-793. 被引量:1
  • 4Han T, Carlson D. Fast area-efficient VLSI adders. In Proc.8th Syrup. Computer Arithmetic, Como, Italy, 1987, pp.49-56. 被引量:1
  • 5Knowles S. A family of adders. In Proc. 14th Syrup. Computer Arithmetic, Adelaide, Australia, 1999, pp.30-40. 被引量:1
  • 6Neve A, Schettler H et al. Power-delay product minimization in high-performance 64-bit carry-select adders. IEEE Trans.Very Large Scale Integration Systems, 2004, 12(3): 235-244. 被引量:1
  • 7Mathew S K et al. Sub-500-ps 64-b ALUs in 0.18-μm SOI/bulk CMOS: Design and scaling trends. IEEE J. Solid-State Circuits, 2001, 36(11): 1636-1646. 被引量:1
  • 8Alvandpour A et al. A sub-130nm condition keeper technique.IEEE J. Solid-State Circuits, 2002, 37(5): 633-638. 被引量:1
  • 9Mathew S, Anders Met al. A 4GHz 130nm address generation unit with 32-bit sparse-tree adder core. IEEE J. Solid-State Circuits, 2003, 8(5): 689--695. 被引量:1
  • 10Alvandpour A et al, A 2.5GHz 32mW 150nm multiphase clock generator for hlgh-performance microprocessor. In Proc,IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, San Francisco, USA, 2003, pp,112-113. 被引量:1

同被引文献1

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部