摘要
乘加操作是许多科学与工程应用中的基本操作,特别是在图形加速器和DSP等应用领域,浮点乘加器有着广泛的应用。论文针对PowerPC603e微处理器系统,基于SMIC0.25μm1P5MCMOS工艺,采用正向全定制的电路及版图设计方法,设计实现了一个综合使用改进Booth算法、平衡的4-2压缩器构成的Wallace树形结构、先行进位加法器的支持IEEE-754标准的64bit浮点乘加器。
The multiply-add operation is fundamental in many scientific and engineering applications,especially in the field of image processing and DSP,the floating-point multiply-adder has been widely used.Aiming at PowerPC603e microprocessor system,a 64-bit multiply-add fused floating-point unit which supports IEEE-754 double precision floating-point standard is implemented in SMIC 0.25um 1P5M CMOS technology with the method of positive direction full-custom circuit & layout design.It uses a comprehensive method including improved Booth algorithm,Wallace com- pressing tree-unit balanced 4-2 compress composing of balanced 4-2 compressing units and carry-save adders etc.
出处
《计算机工程与应用》
CSCD
北大核心
2006年第18期95-98,共4页
Computer Engineering and Applications
基金
西北工业大学"研究生创业种子基金"资助项目(编号:Z20040050)