期刊文献+

一种64位浮点乘加器的设计与实现 被引量:3

Design and Implementation of a 64-bit Floating-point Multiply-Add Fused Unit
下载PDF
导出
摘要 乘加操作是许多科学与工程应用中的基本操作,特别是在图形加速器和DSP等应用领域,浮点乘加器有着广泛的应用。论文针对PowerPC603e微处理器系统,基于SMIC0.25μm1P5MCMOS工艺,采用正向全定制的电路及版图设计方法,设计实现了一个综合使用改进Booth算法、平衡的4-2压缩器构成的Wallace树形结构、先行进位加法器的支持IEEE-754标准的64bit浮点乘加器。 The multiply-add operation is fundamental in many scientific and engineering applications,especially in the field of image processing and DSP,the floating-point multiply-adder has been widely used.Aiming at PowerPC603e microprocessor system,a 64-bit multiply-add fused floating-point unit which supports IEEE-754 double precision floating-point standard is implemented in SMIC 0.25um 1P5M CMOS technology with the method of positive direction full-custom circuit & layout design.It uses a comprehensive method including improved Booth algorithm,Wallace com- pressing tree-unit balanced 4-2 compress composing of balanced 4-2 compressing units and carry-save adders etc.
出处 《计算机工程与应用》 CSCD 北大核心 2006年第18期95-98,共4页 Computer Engineering and Applications
基金 西北工业大学"研究生创业种子基金"资助项目(编号:Z20040050)
关键词 改进Booth2算法 浮点乘加器 WALLACE树 全定制 improved Booth algorithm, multiply-add, Wallace tree ,full-custom design
  • 相关文献

参考文献7

  • 1P Lapsey,J Bier,A Shoham et aI.DSP Processor Fundamentals,Architecture and Features[M].IEEE Press,1997 被引量:1
  • 2C Heikes,G Colon-Bone.A Dual Floating Point Coprocessor with an FMAC Architecture[C].In : Proc ISSCC96,1996: 354-355 被引量:1
  • 3E Hokenek, R Montoye.Leading-zero anticipator (LZA)in the IBM RISC system/6000 floating-point execution unit[J].IBM J Res Develop, 1990;34:71-77 被引量:1
  • 4F P O'Connell,S W White.Power3:The Next Generation of PowerPc Processors[J].IBM J Research and Development,2000;44(6):873-884 被引量:1
  • 5ANSI/IEEE Std[S].IEEE Standard for Binary Floating-Point Arithmetic, 1985:754-1985 被引量:1
  • 6R M Jessani,M Putrino.Comparision of Single-and Dual-Pass Multiple-Add Fused Floating-Point Units[J].IEEE Transactions on Computers, 1998 ;47(9 ) :927-937 被引量:1
  • 7Amos R Omondi.Computer Arithmetic Systems Algorithms,Architecture and Implementation[M].Prentice Hall International (UK) Limited, 1994 被引量:1

同被引文献36

  • 1梅小露.浮点乘加部件中三操作数前导1预测算法的设计[J].微电子学与计算机,2005,22(12):16-20. 被引量:8
  • 2Grer B,Harrison J,Henry G,et al.Scientific Computing on the Itannium Processor[C]∥Proc of the ACM/IEEE Confer-ence on Supercomputing,2001:1-8. 被引量:1
  • 3Hokenek E,Montoye R K,Cook P W.Second-Generation on RISC Floating Point with Multiply-Add Fused[J].IEEE Journal of Solid-State Circuits,1990,25(5):1207-1213. 被引量:1
  • 4Lang T,Bruguera J D.Floating-Point Fused Multiply-Add with Reduced Latency[J].IEEE Transactions on Comput-ers,2004,53(8):988-1003. 被引量:1
  • 5ANSI/IEEE Std754-2008:Binary Floating-Point Arithmetic[S].IEEE SA Standards Board,2008:6-38. 被引量:1
  • 6Yeh Wen-Chang,Jen Chein-Wei.High-Speed Booth Encoded Parallel Multiplier Design[J].IEEE Transactions on Com-puters,2000,49(7):692-701. 被引量:1
  • 7Vassiliadis S,Schwarz E M,Sung B M.Hard-Wired Multi-pliers with Encoded Partial Products[J].IEEE Trans on Computer,1991,40(11):1181-1197. 被引量:1
  • 8中国科学院计算机技术研究所.一种浮点乘法器及其兼容双精度和双单精度计算的方法:中国,200510053606.2[P/OL].[2011-07-07].http://www.soopat.cn/Patent/200510053606. 被引量:1
  • 9Itoh N,Naemura Y,Makino H,et al.A600-MHz54x54-bit Multiplier with Rectangular-Styled Wallace Tree[J].IEEE Journal of Solid-State Circuits,2001,36(2):249-257. 被引量:1
  • 10Montoye R K, Hokenek E, Runyon S L. Design of the IBM RISC System/6000 Floating-point Execution Unit[J]. IBM Journal of Research and Development, 1990, 34(1): 59-70. 被引量:1

引证文献3

二级引证文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部