期刊文献+

多时钟域处理器架构的性能和功耗分析 被引量:2

Performance and Power Analysis of Multiple Clock Domain Processor Architecture
下载PDF
导出
摘要 研究一种新的多时钟域的处理器架构,它把处理器分成几个工作在不同时钟下的时钟域,每个域有自己独立的工作电压和时钟频率,可以大大缓解高速处理器设计中最棘手的全局时钟分布问题,并且每个域的工作电压和工作频率可以根据应用的实际需求动态地调整,可以平均节省约20%的功耗。此外分析了全局异步局部同步时钟方案的结构及电压和工作频率调整的算法,并给出用SimpleScalar和Wattch仿真工具得到的仿真结果。 This paper describes an alternative approach, which is called a multiple clock domain processor, in which the chip is divided into several clock domains, within which independent voltage and frequency scaling can be performed. Since the clock frequency and voltage of each domain can be scaled as the demand of practical applications, about 20% power dissipation can be saved averagely. In additionit the paper analyzes the architecture of globally asynchronous locally synchronous processor and the algorithms of dynamically reconfiguring the clock frequency and voltage.
出处 《计算机工程》 EI CAS CSCD 北大核心 2005年第24期75-77,共3页 Computer Engineering
基金 国家"863"计划基金资助项目(2002AA1Z1120)
关键词 处理器 多时钟域 低功耗 Processor Multiple clock domain Low power
  • 相关文献

参考文献9

  • 1Glaskowsky P N. Pentium 4 Previewed. Microprocessor Report, 2000, 14(8). 被引量:1
  • 2Restle P J. A Clock Distribution Net- work for Micro-processors. IEEE Solid State Circuit, 2001, 36(5): 792-797. 被引量:1
  • 3Chappel B. The Fine Art of IC Design. IEEE Spectrum, 1999, 36(7). 被引量:1
  • 4Matzke D. Will Physical Scalability Sabotage Performance Gains.IEEE Computer, 1997, 30 (9). 被引量:1
  • 5Iyer A, Marculescu D. Power and Performance Evaluation of Globally Asynchronous Locally Synchronous Processors. In: Proc.of 29^th Int'l Symp. Computer Architecture (ISCA 02), 2002. 被引量:1
  • 6Semeraro G. Energy-efficient Processor Design Using Multiple Clock Domains with Dynamic Voltage and Frequency Scaling. In:Proceedings of the 8^th International Symposium on High-performance Computer Architecture (HPCA'02), 2002. 被引量:1
  • 7Magklis G, Albonesi D H. Dynamic Frequency and Voltage Scaling for a Multi-Clock-Domain Microprocessor. IEEE Microtoptik, 2003, 23(6): 62-67. 被引量:1
  • 8Burger D, Austin T. The Simple Scalar Tool Set(Version 2.0). Madison,University of Wisconsin, 1997-07. 被引量:1
  • 9Kursun V. Analysis of Buck Converters for On-chip Integration with a Dual Supply Voltage Microprocessor. IEEE Trans. VLSI Systems,2003,11(3). 被引量:1

同被引文献20

  • 1张志永.低功耗MCU动态时钟分析与应用[J].电子技术应用,2007,33(7):19-21. 被引量:6
  • 2王宜怀,吴瑾,蒋银珍.嵌入式系统原理与实践——ARMCortex-M4 Kinetis微控制器[M].北京:电子工业出版社,2012. 被引量:4
  • 3Freescale Semiconductor Inc. KL25 sub - family reference manual, review[ EB/OL]. 2012 - 09 - 03. bttp ://www. Freescale. com. 被引量:1
  • 4Freescale Semiconductor Inc. K60 sub - family reference manual, review[ EB/OL]. 2011 - 06. http ://www. Freescale. com. 被引量:1
  • 5Freescale Semiconductor Inc. KL25 sub - family data sheet, review [ EB/OL ]. 2012 - 09 - 03. http ://www. Freescale. com. 被引量:1
  • 6Freescale Semiconductor Inc. K60 sub - family data sheet, review[ EB/OL]. 2011 -06. http ://www. Freescale. com. 被引量:1
  • 7Drake P. Power management for Kinetis and ColdFire + MCUs, review[ EB/OL]. 2012 - 11 - 01. http ://www. Freescale. com. 被引量:1
  • 8Freescale. K60 Sub-Family Reference Manual Rev. 6,2011 [ EB/ OL]. http://www.Freescale.com. 被引量:1
  • 9Freescale. K60 Sub-Family Data Sheet Rev. 6,2011 [ EB/OL]. ht- tp ://www. Freescale. com. 被引量:1
  • 10Freescale. KL25 Sub-Family Reference Manual Rev.3, September 2012[ EB/OL]. http://www.Freescale.com. 被引量:1

引证文献2

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部