摘要
介绍了一种用于卫星姿态测量的CMOS图像敏感器——STAR250,分析了其驱动时序信号,选用现场可编程门阵列(FPGA)作为硬件设计平台,使用VHDL语言对驱动时序电路进行了硬件描述,经布线、仿真、测试后验证了驱动信号的正确性。
The STAR250, a kind of CMOS Image Sensor, which is used to survey the satellite state was described. And the driving schedules signal of the STAR250 was analysed. FPGA was selected to be the hardware design flat roof. VHDL are used to describe the hardware of the driving schedules circuit. The experiment result indicates that the design is virtual.
出处
《科学技术与工程》
2005年第19期1317-1320,共4页
Science Technology and Engineering