摘要
随着人们对手持式电子设备不断提出的微型化、多功能化和集成化的需求,转化为采用三维(3D)方式装配印制电路板(PCB)强大推动力。实现三维装配的成功道路之一是通过在芯片规模封装(CSP)采用晶芯堆叠的方法,实现三维装配的另外一条成功之路是通过封装器件的堆叠来实现。文章中将封装堆叠作为SMT工艺流程中的一个组成部分进行了介绍。
The need for continued miniaturization,functional densification and integration in handheld electronics products provides the strong incentive for printed circuit board(PCB)assembly in three-dimensions(3D). One way to accomplish 3D assembly is through the use of die stacking in chip scale packages(CSP).The other way to accomplish 3D assembly is through the use of package stacking.In this paper,package stacking as part of the SMT process is described.
出处
《印制电路信息》
2009年第10期58-61,69,共5页
Printed Circuit Information
关键词
三维堆叠
封装
表面贴装技术
高密度
电子组装
3D stacking
package
Surface Mount Technology(SMT)
highly density
electronic packaging