期刊文献+
共找到23篇文章
< 1 2 >
每页显示 20 50 100
Quantum simulation study of double gate hetero gate dielectric and LDD doping graphene nanoribbon p–i–n tunneling FETs 被引量:2
1
作者 王伟 岳工舒 +2 位作者 杨晓 张露 张婷 《Journal of Semiconductors》 EI CAS CSCD 2014年第6期47-52,共6页
We perform a theoretical study of the effects of the lightly doped drain (LDD) and high-k dielectric on the performances of double gate p-i-n tunneling graphene nanoribbon field effect transistors (TFETs). The mod... We perform a theoretical study of the effects of the lightly doped drain (LDD) and high-k dielectric on the performances of double gate p-i-n tunneling graphene nanoribbon field effect transistors (TFETs). The models are based on non-equilibrium Green's functions (NEGF) solved self-consistently with 3D-Poisson's equations. For the first time, hetero gate dielectric and single LDD TFETs (SL-HTFETs) are proposed and investigated. Simulation results show SL-HTFETs can effectively decrease leakage current, sub-threshold swing, and increase on-off current ratio compared to conventional TFETs and Si-based devices; the SL-HTFETs from the 3p + 1 family have better switching characteristics than those from the 3p family due to smaller effective masses of the former. In addition, comparison of scaled performances between SL-HTFETs and conventional TFETs show that SL-HTFETs have better scaling properties than the conventional TFETs, and thus could be promising devices for logic and ultra-low power applications. 展开更多
关键词 GNRFETs non-equilibrium Green's functions (NEGF) p-i-n tunneling field-effect transistortfet GNR width lightly doped drain hetero gate dielectric
原文传递
Design and Analysis of Graphene Based Tunnel Field Effect Transistor with Various Ambipolar Reducing Techniques
2
作者 Puneet Kumar Mishra Amrita Rai +5 位作者 Nitin Sharma Kanika Sharma Nitin Mittal Mohd Anul Haq Ilyas Khan ElSayed M.Tag El Din 《Computers, Materials & Continua》 SCIE EI 2023年第7期1309-1320,共12页
The fundamental advantages of carbon-based graphene material,such as its high tunnelling probability,symmetric band structure(linear dependence of the energy band on the wave direction),low effective mass,and characte... The fundamental advantages of carbon-based graphene material,such as its high tunnelling probability,symmetric band structure(linear dependence of the energy band on the wave direction),low effective mass,and characteristics of its 2D atomic layers,are the main focus of this research work.The impact of channel thickness,gate under-lap,asymmetric source/drain doping method,workfunction of gate contact,and High-K material on Graphene-based Tunnel Field Effect Transistor(TFET)is analyzed with 20 nm technology.Physical modelling and electrical characteristic performance have been simulated using the Atlas device simulator of SILVACO TCAD with user-defined material syntax for the newly included graphene material in comparison to silicon carbide(SiC).The simulation results in significant suppression of ambipolar current to voltage characteristics of TFET and modelled device exhibits a significant improvement in subthreshold swing(0.0159 V/decade),the ratio of Ion/Ioff(1000),and threshold voltage(-0.2 V with highly doped p-type source and 0.2 V with highly doped n-type drain)with power supply of 0.5 V,which make it useful for low power digital applications. 展开更多
关键词 GRAPHENE tunnel field effect transistor(tfet) band to band tunnelling subthreshold swing
下载PDF
Si–Ge based vertical tunnel field-effect transistor of junction-less structure with improved sensitivity using dielectric modulation for biosensing applications
3
作者 Lucky Agarwal Varun Mishra +2 位作者 Ravi Prakash Dwivedi Vishal Goyal Shweta Tripathi 《Chinese Physics B》 SCIE EI CAS CSCD 2023年第12期644-651,共8页
A dielectric modulation strategy for gate oxide material that enhances the sensing performance of biosensors in junction-less vertical tunnel field effect transistors(TFETs)is reported.The junction-less technique,in w... A dielectric modulation strategy for gate oxide material that enhances the sensing performance of biosensors in junction-less vertical tunnel field effect transistors(TFETs)is reported.The junction-less technique,in which metals with specific work functions are deposited on the source region to modulate the channel conductivity,is used to provide the necessary doping for the proper functioning of the device.TCAD simulation studies of the proposed structure and junction structure have been compared,and showed an enhanced rectification of 10^(4) times.The proposed structure is designed to have a nanocavity of length 10 nm on the left-and right-hand sides of the fixed gate dielectric,which improves the biosensor capture area,and hence the sensitivity.By considering neutral and charged biomolecules with different dielectric constants,TCAD simulation studies were compared for their sensitivities.The off-state current IOFFcan be used as a suitable sensing parameter because it has been observed that the proposed sensor exhibits a significant variation in drain current.Additionally,it has been investigated how positively and negatively charged biomolecules affect the drain current and threshold voltage.To explore the device performance when the nanogaps are fully filled,half filled and unevenly filled,extensive TCAD simulations have been run.The proposed TFET structure is further benchmarked to other structures to show its better sensing capabilities. 展开更多
关键词 biomolecules high-k dielectric junction-less vertical tunnel field effect transistor(tfet)
下载PDF
Analytical modeling and simulation of germanium single gate silicon on insulator TFET 被引量:1
4
作者 T.S.Arun Samuel N.B.Balamurugan 《Journal of Semiconductors》 EI CAS CSCD 2014年第3期25-28,共4页
This paper proposes a new two dimensional(2D) analytical model for a germanium(Ge) single gate silicon-on-insulator tunnel field effect transistor(SG SOI TFET). The parabolic approximation technique is used to s... This paper proposes a new two dimensional(2D) analytical model for a germanium(Ge) single gate silicon-on-insulator tunnel field effect transistor(SG SOI TFET). The parabolic approximation technique is used to solve the 2D Poisson equation with suitable boundary conditions and analytical expressions are derived for the surfacepotential,theelectricfieldalongthechannelandtheverticalelectricfield.Thedeviceoutputtunnellingcurrent is derived further by using the electric fields. The results show that Ge based TFETs have significant improvements inon-currentcharacteristics.Theeffectivenessoftheproposedmodelhasbeenverifiedbycomparingtheanalytical model results with the technology computer aided design(TCAD) simulation results and also comparing them with results from a silicon based TFET. 展开更多
关键词 tunnel field effect transistortfet analytical modelling Poisson equation surface potential electric field
原文传递
Double-gate-all-around tunnel field-effect transistor
5
作者 张文豪 李尊朝 +1 位作者 关云鹤 张也非 《Chinese Physics B》 SCIE EI CAS CSCD 2017年第7期449-453,共5页
In this work, a double-gate-all-around tunneling field-effect transistor is proposed. The performance of the novel device is studied by numerical simulation. The results show that with a thinner body and an additional... In this work, a double-gate-all-around tunneling field-effect transistor is proposed. The performance of the novel device is studied by numerical simulation. The results show that with a thinner body and an additional core gate, the novel device achieves a steeper subthreshold slope, less susceptibility to the short channel effect, higher on-state current, and larger on/off current ratio than the traditional gate-all-around tunneling field-effect transistor. The excellent performance makes the proposed structure more attractive to further dimension scaling. 展开更多
关键词 gate-all-around(GAA) tunnel field effect transistortfet drain induced barrier thinning(DIBT)
下载PDF
Two-dimensional analytical model of double-gate tunnel FETs with interface trapped charges including effects of channel mobile charge carriers
6
作者 Huifang Xu Yuehua Dai 《Journal of Semiconductors》 EI CAS CSCD 2017年第2期51-58,共8页
A two-dimensional analytical model of double-gate(DG) tunneling field-effect transistors(TFETs) with interface trapped charges is proposed in this paper. The influence of the channel mobile charges on the potentia... A two-dimensional analytical model of double-gate(DG) tunneling field-effect transistors(TFETs) with interface trapped charges is proposed in this paper. The influence of the channel mobile charges on the potential profile is also taken into account in order to improve the accuracy of the models. On the basis of potential profile,the electric field is derived and the expression for the drain current is obtained by integrating the BTBT generation rate. The model can be used to study the impact of interface trapped charges on the surface potential, the shortest tunneling length, the drain current and the threshold voltage for varying interface trapped charge densities, length of damaged region as well as the structural parameters of the DG TFET and can also be utilized to design the charge trapped memory devices based on TFET. The biggest advantage of this model is that it is more accurate,and in its expression there are no fitting parameters with small calculating amount. Very good agreements for both the potential, drain current and threshold voltage are observed between the model calculations and the simulated results. 展开更多
关键词 double-gate tunnel field effect transistortfet interface trapped charges analytical model
原文传递
Characteristic enhancement in tunnel field-effect transistors via introduction of vertical graded source
7
作者 Zhijun Lyu Hongliang Lu +5 位作者 Yuming Zhang Yimen Zhang Bin Lu Yi Zhu Fankang Meng Jiale Sun 《Chinese Physics B》 SCIE EI CAS CSCD 2020年第5期540-545,共6页
A novel vertical graded source tunnel field-effect transistor(VGS-TFET)is proposed to improve device performance.By introducing a source with linearly graded component,the on-state current increases by more than two d... A novel vertical graded source tunnel field-effect transistor(VGS-TFET)is proposed to improve device performance.By introducing a source with linearly graded component,the on-state current increases by more than two decades higher than that of the conventional GaAs TFETs without sacrificing the subthreshold swing(SS)due to the improved band-to-band tunneling efficiency.Compared with the conventional TFETs,much larger drive current range can be achieved by the proposed VGS-TFET with SS below the thermionic limitation of 60 mV/dec.Furthermore,the minimum SS about 20 mV/dec indicates its promising potential for further ultralow power applications. 展开更多
关键词 vertical graded source band-to-band tunneling(BTBT) tunnel field-effect transistor(tfet)
下载PDF
High performance 20 nm GaSb/InAs junctionless tunnel field effect transistor for low power supply 被引量:1
8
作者 Pranav Kumar Asthana 《Journal of Semiconductors》 EI CAS CSCD 2015年第2期56-61,共6页
We present a GaSb/In As junctionless tunnel FET and investigate its static device characteristics. The proposed structure presents tremendous performance at a very low supply voltage of 0.4 V. The key idea is to the p... We present a GaSb/In As junctionless tunnel FET and investigate its static device characteristics. The proposed structure presents tremendous performance at a very low supply voltage of 0.4 V. The key idea is to the present device architecture, which can be exploited as a digital switching device for sub 20 nm technology.Numerical simulations resulted in an IOFF of 8×10^-17A/ m, ION of 9 A/ m, ION/IOFF of 1×10^11,subthreshold slope of 9.33 m V/dec and DIBL of 87 m V/V for GaSb/InAs JLTFET at a temperature of 300 K,gate length of 20 nm, HfO2 gate dielectric thickness of 2 nm, film thickness of 10 nm, low-k spacer thickness of 10 nm and VDD of 0.4 V. 展开更多
关键词 band tunneling (BTBT) tunnel field effect transistor tfet junctionless tunnel field effect transistor(JLtfet ION/IOFF ratio low power digital switching
原文传递
隧道场效应晶体管静电放电冲击特性研究 被引量:3
9
作者 王源 张立忠 +3 位作者 曹健 陆光易 贾嵩 张兴 《物理学报》 SCIE EI CAS CSCD 北大核心 2014年第17期368-375,共8页
随着器件尺寸的不断减小,集成度的逐步提高,功耗成为了制约集成电路产业界发展的主要问题之一.由于通过引入带带隧穿机理可以实现更小的亚阈值斜率,隧道场效应晶体管(TFET)器件已成为下一代集成电路的最具竞争力的备选器件之一.但是TFE... 随着器件尺寸的不断减小,集成度的逐步提高,功耗成为了制约集成电路产业界发展的主要问题之一.由于通过引入带带隧穿机理可以实现更小的亚阈值斜率,隧道场效应晶体管(TFET)器件已成为下一代集成电路的最具竞争力的备选器件之一.但是TFET器件更薄的栅氧化层、更短的沟道长度容易使器件局部产生高的电流密度、电场密度和热量,使得其更容易遭受静电放电(ESD)冲击损伤.此外,TFET器件基于带带隧穿机理的全新工作原理也使得其ESD保护设计面临更多挑战.本文采用传输线脉冲的ESD测试方法深入分析了基本TFET器件在ESD冲击下器件开启、维持、泄放和击穿等过程的电流特性和工作机理.在此基础之上,给出了一种改进型TFET抗ESD冲击器件,通过在源端增加N型高掺杂区,有效的调节接触势垒形状,降低隧穿结的宽度,从而获得更好的ESD设计窗口. 展开更多
关键词 隧道场效应晶体管(tfet) 静电放电(ESD) 传输线脉冲(TLP) 带带隧穿机理
原文传递
隧穿场效应晶体管的研究进展 被引量:3
10
作者 陶桂龙 许高博 +1 位作者 殷华湘 徐秋霞 《微纳电子技术》 北大核心 2018年第10期707-718,共12页
隧穿场效应晶体管(TFET)已成为低压低功耗半导体器件的一个重要发展方向,但是自身存在的问题使其目前难以在实际电路设计中得到大量应用,主要原因之一是其开态电流过小。对隧穿场效应晶体管进行了简要介绍,从其隧穿几率等方面对器... 隧穿场效应晶体管(TFET)已成为低压低功耗半导体器件的一个重要发展方向,但是自身存在的问题使其目前难以在实际电路设计中得到大量应用,主要原因之一是其开态电流过小。对隧穿场效应晶体管进行了简要介绍,从其隧穿几率等方面对器件的优化进行了分析。并综述了隧穿场效应晶体管的研究进展,包括基于传统Ⅳ族材料、Ⅲ-Ⅴ族材料以及GeSn材料等的隧穿场效应晶体管,并对基于负电容效应的铁电隧穿场效应晶体管进行了简要分析与介绍。然后,对隧穿场效应晶体管的改良与优化方向进行了简单总结,研究表明采用新材料或新结构的器件可极大地改善隧穿场效应晶体管的电学性能。 展开更多
关键词 低功耗器件 隧穿场效应晶体管(tfet) 开态电流 开关电流比 亚阈值摆幅
下载PDF
A novel sub 20 nm single gate tunnel field effect transistor with intrinsic channel for ultra low power applications 被引量:1
11
作者 Pranav Kumar Asthana Yogesh Goswami Bahniman Ghosh 《Journal of Semiconductors》 EI CAS CSCD 2016年第5期30-34,共5页
We propose a nanoscale single gate ultra thin body intrinsic channel tunnel field effect transistor using the charge plasma concept for ultra low power applications. The characteristics of TFETs (having low leakage)... We propose a nanoscale single gate ultra thin body intrinsic channel tunnel field effect transistor using the charge plasma concept for ultra low power applications. The characteristics of TFETs (having low leakage) are improved by junctionless TFETs through blending advantages of Junctionless FETs (with high on current). We further improved the characteristics, simultaneously simplifying the structure at a very low power rating using an InAs channel. We found that the proposed device structure has reduced short channel effects and parasitics and provides high speed operation even at a very low supply voltage with low leakage. Simulations resulted in Iovv of - 9 × 10-16A/um, IoN of ,-20uA/um, ION/IoFF of--2× 1010, threshold voltage of 0.057 V, subthreshold slope of 7 mV/dec and DIBL of 86 mV/V for PolyGate/HfO2/InAs TFET at a temperature of 300 K, gate length of 20 nm, oxide thickness of 2 nm, film thickness of 10 nm, low-k spacer thickness of 10 nm and VDD of 0.2 V. 展开更多
关键词 band-to-band tunneling (BTBT) tunnel field effect transistor tfet junctionless tunnel field effecttransistor (JLtfet ION/IOFF ratio low power
原文传递
A 2-D semi-analytical model of double-gate tunnel field-effect transistor 被引量:1
12
作者 许会芳 代月花 +1 位作者 李宁 徐建斌 《Journal of Semiconductors》 EI CAS CSCD 2015年第5期24-30,共7页
A 2-D semi-analytical model of double gate (DG) tunneling field-effect transistor (TFET) is proposed. By aid of introducing two rectangular sources located in the gate dielectric layer and the channel, the 2-D Poi... A 2-D semi-analytical model of double gate (DG) tunneling field-effect transistor (TFET) is proposed. By aid of introducing two rectangular sources located in the gate dielectric layer and the channel, the 2-D Poisson equation is solved by using a semi-analytical method combined with an eigenfunction expansion method. The expression of the surface potential is obtained, which is a special function for the infinite series expressions. The influence of the mobile charges on the potential profile is taken into account in the proposed model. On the basis of the potential profile, the shortest tunneling length and the average electrical field can be derived, and the drain current is then constructed by using Kane's model. In particular, the changes of the tunneling parameters Ak and Bk influenced by the drain-source voltage are also incorporated in the predicted model. The proposed model shows a good agreement with TCAD simulation results under different drain-source voltages, silicon film thicknesses, gate dielectric layer thicknesses, and gate dielectric layer constants. Therefore, it is useful to optimize the DG TFET and this provides a physical insight for circuit level design. 展开更多
关键词 semi-analytical method eigenfunction expansion method double-gate tunnel field effect transistor tfet surface potential drain current
原文传递
一种新型源电极的DMDG隧穿场效应晶体管
13
作者 柯亚威 施敏 《半导体技术》 CAS CSCD 北大核心 2018年第10期760-765,共6页
研究了一种新型源电极的双物质双栅隧穿场效应晶体管(NSE-DMDG-TFET),该器件结合了新型源电极和双物质栅的优点,其中新型源电极由传统的欧姆接触电极和高功函数浮空肖特基接触电极构成,该肖特基接触电极可有效抬升其电极下的能带、增... 研究了一种新型源电极的双物质双栅隧穿场效应晶体管(NSE-DMDG-TFET),该器件结合了新型源电极和双物质栅的优点,其中新型源电极由传统的欧姆接触电极和高功函数浮空肖特基接触电极构成,该肖特基接触电极可有效抬升其电极下的能带、增大源区价带和沟道区导带之间的能带重叠区、减小隧穿距离,提高了开态电流和开关电流比,获得了更小的亚阈值摆幅。运用Silvaco TCAD软件完成器件仿真,并优化了该肖特基接触电极与栅电极的间距、栅金属功函数等参数。仿真结果表明:在室温下,该隧穿场效应晶体管的开态电流为3. 22×10^-6A/μm,关态电流为5. 71×10^-17A/μm,开关电流比可达5. 64×10^10,亚阈值摆幅为34. 22 mV/dec。 展开更多
关键词 新型源电极 双物质栅 隧穿场效应晶体管(tfet) 亚阈值摆幅 开关电流比
下载PDF
基于FDSOI的TFET和MOSFET总剂量效应仿真
14
作者 陈治西 刘强 +4 位作者 任青华 刘晨鹤 赵兰天 俞文杰 闵嘉华 《半导体技术》 CAS 北大核心 2019年第6期464-470,487,共8页
对基于全耗尽绝缘体上硅(FDSOI)的隧穿场效应晶体管(TFET)器件和金属氧化物半导体场效应晶体管(MOSFET)器件进行了总剂量(TID)效应仿真,基于两种器件不同的工作原理,研究了总剂量效应对两种器件造成的电学影响,分析了辐照前后TFET和MOS... 对基于全耗尽绝缘体上硅(FDSOI)的隧穿场效应晶体管(TFET)器件和金属氧化物半导体场效应晶体管(MOSFET)器件进行了总剂量(TID)效应仿真,基于两种器件不同的工作原理,研究了总剂量效应对两种器件造成的电学影响,分析了辐照前后TFET和MOSFET的能带结构、载流子密度等关键因素的变化。仿真结果表明:两种器件在受到较大辐射剂量时(1 Mrad (Si)),TFET受辐射引起的固定电荷影响较小,仍能保持较好的开关特性、稳定的阈值电压;而MOSFET则受固定电荷的影响较大,出现了背部导电沟道,其关态电流增加了几个数量级,开关特性发生了严重退化,阈值电压也严重地向负电压偏移。此外,TFET的开态电流会随着辐照剂量的增加而减小,这与MOSFET的表现恰好相反。因此TFET比MOSFET有更好的抗总剂量效应能力。 展开更多
关键词 隧穿场效应晶体管(tfet) 总剂量(TID)效应 开关特性 能带结构 阈值电压
下载PDF
基于隧穿机理的石墨烯纳米带准一维器件设计
15
作者 刘安琪 吕亚威 +3 位作者 常胜 黄启俊 王豪 何进 《微纳电子技术》 北大核心 2018年第8期537-543,共7页
隧穿场效应晶体管(TFET)在低功耗领域具有很好的应用前景,以优化新型准一维TFET为目的,通过数值仿真研究了以石墨烯纳米带(GNR)为沟道材料的准一维TFET以及受器件尺寸和掺杂浓度控制的器件输运特性及开态和关态电流。以能带调控理... 隧穿场效应晶体管(TFET)在低功耗领域具有很好的应用前景,以优化新型准一维TFET为目的,通过数值仿真研究了以石墨烯纳米带(GNR)为沟道材料的准一维TFET以及受器件尺寸和掺杂浓度控制的器件输运特性及开态和关态电流。以能带调控理论结合局域态密度与电流谱密度间的关系为手段对隧穿效应的机理进行了详细的探讨,分析了禁带宽度、栅覆盖范围、沟道长度和源漏掺杂浓度4个变量对输运过程的影响,进而确定了其对器件性能影响的变化趋势,并总结了相应原则,得到了有利于提高驱动能力、降低静态功耗以及满足数字电路一般性要求的准一维器件的设计策略。这一研究可为基于准一维材料的TFET的设计提供参考,推动基于平面材料的新型器件的发展。 展开更多
关键词 隧穿场效应晶体管(tfet) 准一维材料 石墨烯纳米带(GNR) 隧穿机理 开关电流比(Ion/Ioff)
下载PDF
双栅负电容隧穿场效应晶体管的仿真
16
作者 马师帅 朱慧珑 黄伟兴 《半导体技术》 CAS 北大核心 2020年第8期609-616,共8页
介绍了一种锗硅(Si1-xGex)沟道双栅(DG)负电容(NC)隧穿场效应晶体管(TFET),在Sentaurus TCAD软件中通过耦合Landau-Khalatnikov(LK)模型的方法对器件进行了仿真。首先分析了沟道中锗摩尔分数对DG TFET性能的影响。在DG TFET的基础上引... 介绍了一种锗硅(Si1-xGex)沟道双栅(DG)负电容(NC)隧穿场效应晶体管(TFET),在Sentaurus TCAD软件中通过耦合Landau-Khalatnikov(LK)模型的方法对器件进行了仿真。首先分析了沟道中锗摩尔分数对DG TFET性能的影响。在DG TFET的基础上引入负电容结构得到DG NC TFET,并通过耦合LK模型的方法对不同铁电层厚度的DG NC TFET进行了仿真研究。最后,从能带图和带间隧穿概率的角度分析了负电容效应对器件性能的影响。仿真结果显示,在Si0.6Ge0.4沟道DG TFET基础上引入9 nm铁电层厚度的负电容结构之后,DG NC TFET的开态电流从1.3μA(0.65μA/μm)提高到了29μA(14.5μA/μm),同时有7个源漏电流量级的亚阈值摆幅小于60 mV/dec。 展开更多
关键词 隧穿场效应晶体管(tfet) 负电容(NC) Landau-Khalatnikov(LK)模型 电流开关比 亚阈值摆幅
下载PDF
基于杂质分凝技术的隧穿场效应晶体管电流镜
17
作者 陈玲丽 刘畅 +4 位作者 刘强 赵兰天 刘晨鹤 朱宇波 俞文杰 《半导体技术》 CAS 北大核心 2021年第5期365-369,401,共6页
在全耗尽绝缘体上硅(FDSOI)衬底上制备了一种新型隧穿场效应晶体管(TFET),并用相似的工艺方法制备金属-氧化物-半导体场效应晶体管(MOSFET)作为比较,分别基于两种器件构成基本电流镜电路,研究两种器件的基本性能和电路电流传输能力。两... 在全耗尽绝缘体上硅(FDSOI)衬底上制备了一种新型隧穿场效应晶体管(TFET),并用相似的工艺方法制备金属-氧化物-半导体场效应晶体管(MOSFET)作为比较,分别基于两种器件构成基本电流镜电路,研究两种器件的基本性能和电路电流传输能力。两种器件均采用杂质分凝技术制备,在源漏与沟道的界面形成了陡峭的杂质分布,TFET也因此具备陡峭的隧穿结。两种器件的载流子输运机制不同,因此温度对电流的影响也不同,此外,不同于MOSFET的单极导通行为,TFET由于源漏两端均为重掺杂,表现为强烈的双极导通行为。测试发现,由TFET构成的电流镜电路的电流传输比高达97%,高于一般的TFET电流镜和实验中用于对比的MOSFET电流镜,且TFET电流镜的输出阻抗较高,约1 MΩ。这为TFET的研发与简单应用提供了参考。 展开更多
关键词 隧穿场效应晶体管(tfet) 杂质分凝 电流镜 电流传输比 双极导通行为
下载PDF
具有夹层的垂直U型栅极TFET的设计
18
作者 郭浩 朱慧珑 黄伟兴 《半导体技术》 CAS 北大核心 2021年第7期532-538,共7页
通过使用工艺计算机辅助设计(TCAD)仿真技术提出了一种新型的带有夹层的垂直U型栅极隧穿场效应晶体管(TFET)结构。该器件是通过优化基于Ge的栅极金属核垂直纳米线TFET结构获得的。通过在沟道中增加重掺杂夹层,器件的平均亚阈值摆幅(SS_(... 通过使用工艺计算机辅助设计(TCAD)仿真技术提出了一种新型的带有夹层的垂直U型栅极隧穿场效应晶体管(TFET)结构。该器件是通过优化基于Ge的栅极金属核垂直纳米线TFET结构获得的。通过在沟道中增加重掺杂夹层,器件的平均亚阈值摆幅(SS_(avg))得到了改善;又通过改变器件的源极和漏极材料,器件的开关电流比(I_(on)/I_(off))得到了改善。对夹层的掺杂浓度和厚度以及沟道的高度也进行了优化。最终优化后的器件开态电流为220μA/μm,关态电流为3.08×10^(-10)μA/μm,SS_(avg)为8.6 mV/dec,表现出了优越的性能。与初始器件相比,该器件的SS_(avg)减小了77%,I_(on)/I_(off)增加了两个数量级以上。此外,提出了针对该器件的可行的制备工艺步骤。因此,认为该器件是在超低功耗应用中非常具有潜力的候选器件。 展开更多
关键词 隧穿场效应晶体管(tfet) Si_(0.3)Ge_(0.7) 带带隧穿(BTBT) 平均亚阈值摆幅 开关电流比
下载PDF
量子效应和小型化对隧穿晶体管特性的影响
19
作者 姚成军 黄大鸣 +1 位作者 施道航 焦广泛 《微电子学》 CAS CSCD 北大核心 2013年第2期292-295,共4页
基于二维器件仿真工具,研究了量子效应和小型化对双栅隧穿场效应晶体管的特性和可靠性的影响。隧穿晶体管中的量子效应除了带间隧穿,还包括量子统计效应和垂直沟道方向的量子限制效应。研究表明,量子统计效应和量子限制效应对隧穿晶体... 基于二维器件仿真工具,研究了量子效应和小型化对双栅隧穿场效应晶体管的特性和可靠性的影响。隧穿晶体管中的量子效应除了带间隧穿,还包括量子统计效应和垂直沟道方向的量子限制效应。研究表明,量子统计效应和量子限制效应对隧穿晶体管的电流电压特性,特别是正偏压温度不稳定性(PBTI)是非常重要的。另外,随着沟道长度和体硅厚度的缩小,隧穿晶体管的电流电压特性和可靠性都得到了改善,但在保持相同等效氧化层厚度的情况下,使用高介电常数的栅介质不会改善器件的电流电压特性及可靠性。 展开更多
关键词 隧穿场效应晶体管 量子效应 可靠性
下载PDF
SOI基高响应度TFET探测器的设计与仿真
20
作者 王雪飞 谢生 +2 位作者 毛陆虹 王续霏 杜永超 《光子学报》 EI CAS CSCD 北大核心 2019年第12期1-7,共7页
提出一种SOI基的新型隧穿场效应晶体管(TFET)探测器结构,将光电二极管与TFET结合,实现光信号的探测放大.光电二极管的正极与TFET的栅极互连,感光后光电二极管的光生电势调控TFET的沟道势垒,控制TFET的输出电流,实现光信号到电流信号的转... 提出一种SOI基的新型隧穿场效应晶体管(TFET)探测器结构,将光电二极管与TFET结合,实现光信号的探测放大.光电二极管的正极与TFET的栅极互连,感光后光电二极管的光生电势调控TFET的沟道势垒,控制TFET的输出电流,实现光信号到电流信号的转化.陡峭的亚阈值摆幅能有效放大输出电流,提高TFET探测器的响应度.应用SILVACO完成探测器结构和性能的模拟仿真.光电二极管的光生电势通过较薄的BOX区形成了TFET的底部栅压,增强了对沟道势垒的控制能力,增大了输出电流,结果表明,探测器对弱光具有较高的响应度,当入射光强小于10 mW/cm^2时,响应度可超过10^4 A/W.此外,通过调整光电二极管的反偏电压、在源区与沟道间插入n^+口袋等方法可显著提高探测器的输出电流和响应度. 展开更多
关键词 光电探测器 绝缘体上硅 隧穿场效应晶体管 响应度 弱光探测
下载PDF
上一页 1 2 下一页 到第
使用帮助 返回顶部