期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
Application Specified Soft-Error Failure Rate Analysis Using Sequential Equivalence Checking Techniques
1
作者 Tun Li Qinhan Yu +1 位作者 Hai Wan Sikun Li 《Tsinghua Science and Technology》 SCIE EI CAS CSCD 2020年第1期103-116,共14页
Soft errors have become a critical challenge as a result of technology scaling. Existing circuit-hardening techniques are commonly associated with prohibitive overhead of performance, area, and power. However,evaluati... Soft errors have become a critical challenge as a result of technology scaling. Existing circuit-hardening techniques are commonly associated with prohibitive overhead of performance, area, and power. However,evaluating the influence of soft errors in Flip-Flops(FFs) on the failure of circuit is a difficult verification problem.Here, we proposed a novel flip-flop soft-error failure rate analysis methodology using a formal method with respect to application behaviors. Approach and optimization techniques to implement the proposed methodology based on the given formula using Sequential Equivalence Checking(SEC) are introduced. The proposed method combines the advantage of formal technique-based approaches in completeness and the advantage of application behaviors in accuracy to differentiate vulnerability of components. As a result, the FFs in a circuit are sorted by their failure rates, and designers can use this information to perform optimal hardening of selected sequential components against soft errors. Experimental results of an implementation of a SpaceWire end node and the largest ISCAS’89 benchmark sequential circuits indicate the feasibility and potential scalability of our approach. A case study on an instruction decoder of a practical 32-bit microprocessor demonstrates the applicability of our method. 展开更多
关键词 soft error failure rate ANALYSIS SEQUENTIAL EQUIVALENCE checking(sec) APPLICATION specified
原文传递
基于Mining-SEC方法的电路等价性验证
2
作者 王冠军 童敏明 +1 位作者 周勇 赵莹 《计算机工程》 CAS CSCD 2014年第1期301-304,共4页
针对时序电路的等价性验证难题,提出基于Mining-SEC的定界等价性验证方法。将待验证时序电路按时间帧展开为多项式符号代数表示的电路集合,利用时间序列数据挖掘方法挖掘其中的不变量和相应的全局约束,不变量可以是任意多项式。此外... 针对时序电路的等价性验证难题,提出基于Mining-SEC的定界等价性验证方法。将待验证时序电路按时间帧展开为多项式符号代数表示的电路集合,利用时间序列数据挖掘方法挖掘其中的不变量和相应的全局约束,不变量可以是任意多项式。此外还可挖掘电路中的不合法约束和复杂的多项式关系,通过以上方法可以明显降低求解空间。使用基于SMT的验证引擎检验电路等价性。实验结果表明,该方法可以快速地实现验证收敛,得到平均1-2.个量级的验证加速,并且可以有效消除虚假验证。 展开更多
关键词 时间序列 数据挖掘 多项式符号代数 时序电路等价性检验 可满足性模理论 虚假验证
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部