期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Two Methods of AES Implementation Based on CPLD/FPGA
1
作者 刘常澍 彭艮鹏 王晓卓 《Transactions of Tianjin University》 EI CAS 2004年第4期285-290,共6页
This paper describes two single-chip——complex programmable logic devices/field programmable gate arrays(CPLD/FPGA)——implementations of the new advanced encryption standard (AES) algorithm based on the basic iterat... This paper describes two single-chip——complex programmable logic devices/field programmable gate arrays(CPLD/FPGA)——implementations of the new advanced encryption standard (AES) algorithm based on the basic iteration architecture (design [A]) and the hybrid pipelining architecture (design [B]). Design [A] is an encryption-and-decryption implementation based on the basic iteration architecture. This design not only supports 128-bit, 192-bit, 256-bit keys, but saves hardware resources because of the iteration architecture and sharing technology. Design [B] is a method of the 2×2 hybrid pipelining architecture. Based on the AES interleaved mode of operation, the design successfully accomplishes the algorithm, which operates in the feedback mode (cipher block chaining). It not only guarantees security of encryption/decryption, but obtains high data throughput of 1.05 Gb/s. The two designs have been realized on Aitera′s EP20k300EBC652-1 devices. 展开更多
关键词 advanced encryption standard (AES) ENCRYPTION DECRYPTION feedback mode hybrid pipelining hardware implementation
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部