期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch
1
作者 景鑫 庄奕琪 +4 位作者 汤华莲 戴力 杜永乾 张丽 段宏波 《Journal of Semiconductors》 EI CAS CSCD 2014年第2期102-111,共10页
Apower-efficient 12-bit40-MS/spipelineanalog-to-digitalconverter(ADC)implementedina0.13 μm CMOS technology is presented. A novel CMOS bootstrapping switch, which offers a constant on-resistance over the entire inpu... Apower-efficient 12-bit40-MS/spipelineanalog-to-digitalconverter(ADC)implementedina0.13 μm CMOS technology is presented. A novel CMOS bootstrapping switch, which offers a constant on-resistance over the entire input signal range, is used at the sample-and-hold front-end to enhance the dynamic performance of the pipelined ADC. By implementing with 2.5-bit-per-stage and a simplified amplifier sharing architecture between two successive pipeline stages, a very competitive power consumption and small die area can be achieved. Meanwhile, the substrate-biasing-effect attenuated T-type switches are introduced to reduce the crosstalk between the two op- amp sharing successive stages. Moreover, a two-stage gain boosted recycling folded cascode (RFC) amplifier with hybrid frequency compensation is developed to further reduce the power consumption and maintain the ADC's performance simultaneously. The measured results imply that the ADC achieves a spurious-free dynamic range (SFDR) of 75.7 dB and a signal-to-noise-plus-distortion ratio (SNDR) of 62.74 dB with a 4.3 MHz input signal; the SNDR maintains over 58.25 dB for input signals up to 19.3MHz. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are -0.43 to +0.48 LSB and -1.62 to + 1.89 LSB respectively. The prototype ADC consumes 28.4 mW under a 1.2-V nominal power supply and 40 MHz sampling rate, transferring to a figure- of-merit (FOM) of 0.63 pJ per conversion-step. 展开更多
关键词 analog-to-digital convert PIPELINE op-amp sharing cmos bootstrapping switch hybrid compensation LOW-VOLTAGE
原文传递
40MS/s全差分采样-保持电路的设计 被引量:2
2
作者 何茗 巫丛平 《成都电子机械高等专科学校学报》 2004年第4期19-23,36,共6页
介绍一种用于 1 0位分辨率 ,40MHz采样频率流水线结构模数转换器中的全差分采样 -保持电路设计。该采样 -保持电路是运用电容下极板采样技术设计的 ,不仅有效地避免了电荷注入效应引起的采样信号失真 ,而且消除了时钟馈通效应的不良影... 介绍一种用于 1 0位分辨率 ,40MHz采样频率流水线结构模数转换器中的全差分采样 -保持电路设计。该采样 -保持电路是运用电容下极板采样技术设计的 ,不仅有效地避免了电荷注入效应引起的采样信号失真 ,而且消除了时钟馈通效应的不良影响 ;采用自举模拟开关来提高开关管的栅过驱动电压。采样 -保持电路中的运算放大器采用全差分结构 ,可以省略掉反馈电容。该电路基于 3V单电源供电的CMOS工艺 ,并利用HSPICE模拟软件 ,采用 0 .34μm工艺条件的BSIM 3 V3.1参数模型进行了模拟。 展开更多
关键词 全差分 采样-保持 cmos 流水线 自举开关
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部