期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
一种基于多目标约束的互连线宽和线间距优化模型 被引量:2
1
作者 朱樟明 万达 杨银堂 《物理学报》 SCIE EI CAS CSCD 北大核心 2010年第7期4837-4842,共6页
优化线宽和线间距已经成为改善系统芯片性能的关键技术.本文基于互连线线宽和线间距对互连延时、功耗、面积和带宽的影响,提出了基于多目标优化方法实现优化线宽和线间距的思路,并利用曲线拟合方法得到了多目标约束的解析模型.Hspice验... 优化线宽和线间距已经成为改善系统芯片性能的关键技术.本文基于互连线线宽和线间距对互连延时、功耗、面积和带宽的影响,提出了基于多目标优化方法实现优化线宽和线间距的思路,并利用曲线拟合方法得到了多目标约束的解析模型.Hspice验证结果显示,该解析模型精度较高,平均误差不超过5%,算法简单,能有效弥补应用品质因数方法的缺陷,可以应用于纳米级互补金属氧化物半导体系统芯片的计算机辅助设计. 展开更多
关键词 多目标约束 曲线拟合 互连线尺寸 纳米级集成电路
原文传递
An interconnect width and spacing optimization model considering scattering effect 被引量:1
2
作者 朱樟明 万达 杨银堂 《Chinese Physics B》 SCIE EI CAS CSCD 2010年第9期599-603,共5页
As the feature size of the CMOS integrated circuit continues to shrink, the more and more serious scattering effect has a serious impact on interconnection performance, such as delay and bandwidth. Based on the impact... As the feature size of the CMOS integrated circuit continues to shrink, the more and more serious scattering effect has a serious impact on interconnection performance, such as delay and bandwidth. Based on the impact of the scattering effect on latency and bandwidth, this paper first presents the quality-factor model which optimises latency and bandwidth effectively with the consideration of the scattering effect. Then we obtain the analytical model of line width and spacing with application of curve-fitting method. The proposed model has been verified and compared based on the nano-scale CMOS technology. This optimisation model algorithm is simple and can be applied to the interconnection system optimal design of nano-scale integrated circuits. 展开更多
关键词 scattering effect curve fitting interconnection line dimensions nanometer integrated circuits
下载PDF
A statistical RCL interconnect delay model taking account of process variations
3
作者 朱樟明 万达 +1 位作者 杨银堂 恩云飞 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第1期659-666,共8页
As the feature size of the CMOS integrated circuit continues to shrink, process variations have become a key factor affecting the interconnect performance. Based on the equivalent Elmore model and the use of the polyn... As the feature size of the CMOS integrated circuit continues to shrink, process variations have become a key factor affecting the interconnect performance. Based on the equivalent Elmore model and the use of the polynomial chaos theory and the Galerkin method, we propose a linear statistical RCL interconnect delay model, taking into account process variations by successive application of the linear approximation method. Based on a variety of nano-CMOS process parameters, HSPICE simulation results show that the maximum error of the proposed model is less than 3.5%. The proposed model is simple, of high precision, and can be used in the analysis and design of nanometer integrated circuit interconnect systems. 展开更多
关键词 process variation interconnect line statistical delay successive linear approximation
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部